

Article

# A Family of Y-Impedance-Network Half-Bridge Converters with Additional Voltage Adjustment Function

# Guidong Zhang <sup>1</sup>, Haodong Chen <sup>1</sup>, Lili Qu <sup>2,\*</sup>, Sizhe Chen <sup>1</sup> and Yun Zhang <sup>1</sup>

- <sup>1</sup> School of Automation, Guangdong University of Technology, Guangzhou 510006, China
- <sup>2</sup> School of Automation, Foshan University, Foshan 528000, China
- \* Correspondence: qulili@fosu.edu.cn

Received: 6 August 2019; Accepted: 4 September 2019; Published: 5 September 2019



**Abstract:** Half-bridge converters have been widely used in multiple medium power level applications because of the advantages of having less switches and being easy to control. However, their inherent structure leads to low output amplitude and shoot-through problems. In this study, we propose a family of novel half-bridge converters implementing a Y-impedance-network with additional buck-boost voltage adjustment function with the aim of resolving these issues. In order to verify the effectiveness of the proposed topologies, simulations and experiments were conducted, the results which well validate the feasibility of the proposed converters.

Keywords: half-bridge-inverter; step-up cells; Y-impedance-network; additional voltage adjustment

## 1. Introduction

In terms of reducing the loss of transmission, building integrated photovoltaic (BIPV) systems reduce costs and increase efficiency as compared to a centralized PV plant [1], however they require high reliability, low cost, and high voltage gain. Traditional inverters are buck-type converters which can no longer satisfy BIPV requirements. Additionally, they are vulnerable to electromagnetic interference because their bridge, which contains series switches, can easily short-circuit with strong current of shoot-through. In order to increase the voltage gain, a traditional solution is to cascade a voltage pumping structure with only a few passive elements [2,3]. However, it results in low efficiency. Owing to their high efficiency, single-state inverters have been widely used which usually combine a transformer or passive elements into traditional inverters to achieve a higher voltage gain [2,4,5]. However, adding a transformer results in a bulky volume and low efficiency. Moreover, this solution has a narrow window of voltage adjustment since the transformer only has a fixed voltage ratio. Furthermore, they work under the threat of a shoot-through which leads to the need for controlling strategies. To provide an effective method to solve the shoot-through problem and increase output voltage systematically, the authors in [6] proposed an LC network named a Z-source inverter (ZSI), which performs a boost function and prevents components being destroyed when working during a shoot-through. However, applying a Z-source into a half-bridge inverter leads to the problem of an imbalance at the midpoint voltage of the input capacitors. Targeting this issue, authors in [7] proposed a novel Z-source half-bridge converter which also realizes buck-boost function. However, with a fixed structure, ZSI or quasi-Z-source inverter (qZSI) cannot realize a high enough voltage gain, which is a requirement in BIPV. Magnetic coupling is an effective method to improve the performance and efficiency. Many magnetically coupled impedance networks have been explored, such as T-source [8,9], Trans-Z-source [10], Γ-Z-source [11], flipped-Γ-Z-source [12], and A-source [13]. Their different winding placements lead to different advantages and applications. Combining their



advantages, a Y-source impedance network (also known as a Y-impedance-network) is proposed which has higher voltage gain and a smaller size with less passive components [14]. However, there is a severe problem: the existence of pulsed input currents. Addressing this issue, quasi-Y-source inverters with an additional inductor are proposed in [15–17], and they also have additional voltage gain. However, they can only vary voltage gain by adjusting the turns ratio and duty cycle which cannot meet special industrial requirements. Under the premise of solving the pulsed input currents problem, an improved quasi-Y-source converter was proposed with higher voltage gain [18]. However, the additional switch leads to difficultly regarding control.

In order to increase voltage gain and provide more degrees of adjustment to vary the voltage, the additional inductor in [15] is replaced by a general step-up cell. Combining the advantages of half-bridge converters and a Y-impedance network, we propose a novel family of high step-up Y-impedance-network half-bridge converters, coupled with a general step-up cell for additional voltage adjustment to solve the above problems.

The rest of this paper is organized as follows. Detailed descriptions and analyses of the proposed converters are given in Section 2. In Section 3, the proposed converter and conventional Z-source half-bridge converter are compared to demonstrate the unique features of the proposed solution. In Sections 4 and 5, the simulation and experimental studies are presented. Finally, a conclusion is drawn in Section 6.

#### 2. Operating Principle And Analysis

The structure of the proposed topologies are depicted in Figure 1 and the step-up cells are illustrated in Figure 2, in which the step-up cell is a general cell, which can be a single inductor, a switched inductor, a quasi Z-source network, or a switched-coupled inductor [19]. The cell endows the proposed converters with an additional voltage adjustment function.



Figure 1. Proposed topology.



**Figure 2.** A step-up cell: (**a**) a single inductor; (**b**) switched inductor; (**c**) quasi Z-source network; (**d**) switched-coupled-inductor.

Since the operating principles of the proposed converters are the same as the conventional ones with the condition of  $D_1 + D_2 \leq 1$ , but not  $D_1 + D_2 > 1$ , the latter is analyzed in this study. Furthermore, different step-up cells perform the same boost function, so a switched inductor Y-impedance-network half-bridge converter is analyzed as a typical example. In detail,

a Y-impedance-network and a switched inductor are integrated into a conventional half-bridge inverter to form a new topology with three operating modes, as shown in Figure 3.



**Figure 3.** Equivalent circuits in (a) Mode 1:  $S_1$  and  $S_2$  are on; (b) Mode 2:  $S_1$  is on and  $S_2$  is off; (c) Mode 3:  $S_1$  is off and  $S_2$  is on.

Denote  $t_0$  as the beginning of one period,  $t_1$  as the turning point from Mode 1 to Mode 2,  $t_2$  as the time from Mode 2 to Mode 3, and  $t_3 = T_S$  as the end of the period. The operating process in one period is analyzed in detail in the following, and the output voltage  $v_0$  is deduced in each mode.

(1) Mode 1:  $t \in [t_0, t_1]$ .

As shown in Figure 3a, the proposed converter works in a shoot-through state. Diodes  $D_{in}$  and  $D_2$  are reverse biased simultaneously, capacitors  $C_3$  discharges energy to the coupled inductor, and capacitors  $C_4$  and the input voltage source discharge energy to the switched inductor cell ( $L_1$ ,  $L_2$ ) and the load R. Voltages across inductors  $L_1$ ,  $L_2$ , coupled inductor  $n_1$ , and output voltage can be deduced as

$$v_{L_1} = v_{L_2} = v_{C_4},\tag{1}$$

$$v_{n_1} = \frac{n_{12}n_{13}}{n_{12} - n_{13}} v_{C_3},\tag{2}$$

and

$$v_{\rm o} = v_{L_1} - v_{C_2} = v_{C_4} - v_{C_2},\tag{3}$$

where  $n_{12} = n_1/n_2$  and  $n_{13} = n_1/n_3$  are turns ratios of the three-winding coupled inductor.

(2) Mode 2:  $t \in [t_1, t_2]$ .

As shown in Figure 3b, switch  $S_1$  is on and  $S_2$  is off. Diodes  $D_1$  and  $D_3$  are reverse biased while  $D_{in}$  and  $D_2$  conduct at time  $t_1$ . The input power  $V_{in}$  begins to transfer energy to the Y-impedance-network and recharge  $C_3$ , and the energy of  $L_1$  and  $L_2$  is delivered to  $C_2$ ,  $C_4$ , and the load. The output voltage is the same as (3). Furthermore, the voltages across inductors  $L_1$ ,  $L_2$ , and the coupled inductor  $n_1$  are deduced as

$$v_{L_1} = v_{L_2} = \frac{V_{\text{in}} - v_{C_3} - \frac{1 + n_{12}}{n_{12}} v_{n_1}}{2},\tag{4}$$

and

$$v_{n_1} = \frac{1 + n_{13}}{n_{13}} (V_{\rm in} - v_{C_4}).$$
<sup>(5)</sup>

(3) Mode 3:  $t \in [t_2, t_3]$ .

As shown in Figure 3c, switch  $S_1$  is off and  $S_2$  is on. Similar to Mode 2,  $D_1$  and  $D_3$  are reverse biased while  $D_{in}$  and  $D_2$  conduct at time  $t_2$ . The voltage of inductors  $L_1$ ,  $L_2$ , and the coupled inductor  $n_1$  are same as (4) and (5), respectively. The energy that capacitor  $C_2$  and the switched inductor cell ( $L_1$ ,  $L_2$ ) release to the resistive load and output voltage can be deduced as

$$v_{\rm o} = 2v_{L_1} - v_{C_2}.\tag{6}$$

In terms of voltage-second property in  $L_1(L_2)$  and  $n_1$ , one can obtain

$$\int_{0}^{T_{S}} v_{L_{1}} dt = 0 \tag{7}$$

and

$$\int_{0}^{T_{\rm S}} v_{n_1} dt = 0. \tag{8}$$

By substitutig (1) and (4) into (7), we can deduce that

$$(D_1 + D_2 - 1)T_S \cdot V_{C_4} + (2 - D_1 - D_2)T_S \cdot (\frac{V_{\text{in}} - V_{C_3} - \frac{1 + n_{12}}{n_{12}}v_{n_1}}{2}) = 0,$$
(9)

where  $D_1$  and  $D_2$  are duty cycles of switches  $S_1$  and  $S_2$ , respectively.

Substitute (2) and (5) into (8), and we can deduce that

$$(D_1 + D_2 - 1)T_{\rm S} \cdot \frac{n_{12}n_{13}}{n_{12} - n_{13}} \cdot V_{\rm C_3} + (2 - D_1 - D_2)T_{\rm S} \cdot \frac{n_{13}}{1 + n_{13}} \cdot (V_{\rm in} - V_{\rm C_4}) = 0.$$
(10)

One can obtain the voltages of  $C_3$  and  $C_4$ , i.e.,  $V_{C_3}$  and  $V_{C_4}$ , via the solution of (9) and (10). Similarly, in terms of ampere second property in capacitor  $C_2$ , one can obtain

$$\int_{0}^{T_{S}} i_{C_{2}} dt = 0, \tag{11}$$

where  $i_{C_2}$  is the current flowing through  $C_2$ .

Denote the errors of  $v_{C_1}$  and  $v_{C_2}$  as  $\Delta v_{C_1}$  and  $\Delta v_{C_2}$ , respectively. As shown in Figure 3, we can obtain that  $v_{C_1} + v_{C_2} = V_{\text{in}}$ ,  $\Delta v_{C_1} = -\Delta v_{C_2}$  and  $i_0 = i_{C_1} - i_{C_2}$ . Therefore, it can be deduced that  $i_{C_1} = -i_{C_2} = i_0/2$  on the basis of i = Cdu/dt, and (11) can be derived as

$$\frac{(V_{C_4} - V_{C_2})}{2R_L} D_1 T_S + \frac{(V_{\rm in} - V_{C_2} - V_{C_3} - \frac{n_{23}(1 + n_{12})}{1 + n_{13}}(V_{\rm in} - V_{C_4}))}{2R} (1 - D_1) \cdot T_S = 0, \tag{12}$$

where  $n_{23} = n_2/n_3$  and *R* is the resistive load.

Thus, the output voltage  $V_0$  can be deduced as

$$V_{\rm o} = \begin{cases} \frac{V_{\rm in}(1-D_1)(D_1+D_2)}{2+(K-1)(D_1+D_2)-K(D_1+D_2)^2} &, \text{ when } S_1 \text{ is on }, \\ \frac{-V_{\rm in}D_1(D_1+D_2)}{2+(K-1)(D_1+D_2)-K(D_1+D_2)^2} &, \text{ when } S_1 \text{ is off and } S_2 \text{ is on }, \end{cases}$$
(13)

where  $K = (1 + n_{13})/(1 - n_{23}) = (n_1 + n_3)/(n_3 - n_2)$ .

According to (13), it is noted that positive output voltage is equal to negative only if  $D_1 = 0.5$ . By adjusting the duty ratio of the switches and the winding ratio of the coupled inductors, we can obtain asymmetric and symmetric voltages, and positive and negative peak output voltages. When  $v_0/V_d < 1$ , the proposed converter performs as a buck converter; when  $v_0/V_d > 1$ , it functions as a boost converter. Therefore, it acts as a buck-boost converter.

In the same way, the output voltages of the inductor Y-impedance-network, quasi-Z-source, and switched-coupled-inductor Y-impedance-network are summarized in Table 1, in which  $D_1 = 0.5$  and  $D = D_1 + D_2$ .

The key waveforms of the proposed converter are depicted in Figure 4, where  $Q_{S_1}$  and  $Q_{S_2}$  stand for the driving voltages of switches  $S_1$  and  $S_2$ , respectively;  $i_{D_{in}}$ ,  $i_{D_1}$ , and  $i_{D_2}$  are the currents across diodes  $D_{in}$ ,  $D_1$ , and  $D_2$ , respectively;  $i_{L_1}$  and  $i_{L_2}$  are the currents across inductors  $L_1$  and  $L_2$ , respectively;  $v_{C_1}$  and  $v_{C_2}$  are the voltages of capacitors  $C_1$ ,  $C_2$ , respectively; and  $v_0$  is the output voltage.

As shown in Figure 4, it is obvious that the output voltage of the proposed converter exceeds the limited output voltages of the traditional half-bridge converter which are  $V_{in}/2$  and  $-V_{in}/2$ .

Table 1. Output voltage and voltage gain of the proposed converters with different step-up cell.

| Converters                                       | V <sub>o+</sub>                                                    | V <sub>o</sub> _                                                | Voltage Gain G                     |
|--------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------|------------------------------------|
| Inductor<br>Y-impedance-network                  | $\frac{V_{\rm in}(1-D_1)}{2+K-(1+K)(D_1+D_2)}$                     | $\frac{-V_{\rm in}D_1}{2+K-(1+K)(D_1+D_2)}$                     | $\frac{1}{2(2+K-(1+K)D)}$          |
| Switched inductor<br>Y-impedance-network         | $\frac{V_{\rm in}(1-D_1)(D_1+D_2)}{2+(K-1)(D_1+D_2)-K(D_1+D_2)^2}$ | $\frac{-V_{\rm in}D_1(D_1+D_2)}{2+(K-1)(D_1+D_2)-K(D_1+D_2)^2}$ | $\frac{D}{2(2+(K-1)D-KD^2)}$       |
| Quasi Z-source<br>Y-impedance-network            | $\frac{V_{\rm in}(1-D_1)}{3+K-(K+2)(D_1+D_2)}$                     | $\frac{-V_{\rm in}D_1}{3+K-(K+2)(D_1+D_2)}$                     | $\frac{1}{3+K-(K+2)D}$             |
| Switched-coupled-inductor<br>Y-impedance-network | $\frac{V_{in}(1-D_1)}{2+(n+2)K-(2K+nK+1)(D_1+D_2)}$                | $\frac{-V_{\rm in}D_1}{2+(n+2)K-(2K+nK+1)(D_1+D_2)}$            | $\frac{1}{2(2+(n+2)K-(2K+nK+1)D)}$ |



Figure 4. Key waveforms of the switched inductor Y-impedance-network half-bridge converter.

#### 3. Voltage Gain Analysis

In order to demonstrate the characteristics of the proposed converter, a performance comparison of the conventional Z-source half-bridge converter and the proposed converter is presented in this section.

The authors in [7] proposed a topology that implements a Z-source impedance network into a half-bridge inverter. The Z-source half-bridge converter not only solved the conventional problems, but also the problem of imbalance at the midpoint of the voltage of input capacitors. However, the Z-source half-bridge converter achieves a limited voltage gain, so it can no longer satisfy the high-voltage-gain requirement of BIPV.

Compared to the above topology, a Y-impedance-network takes the place of the Z-source network in the proposed converter. Under the premise of solving the above problems, the proposed topology has a higher boosting capacity owing to the existence of the Y-impedance-network. The winding factors are shown in Figure 5, which illustrate that with a large duty cycle and *K* value comes a large voltage gain, and as shown, the voltage gain can be several times higher than that of the conventional one.



Figure 5. The relationship between the voltage gain and duty cycle: winding factors.

#### 4. Simulation Verifications

To verify the feasibility and validity of the proposed converter, PSIM software was applied for the simulation.

The preassigned parameters are as listed as follows: input voltage  $V_{in} = 10$  V, resistive load  $R = 200 \Omega$ , permitted fluctuation range  $x_C = 1\%$ ,  $x_L = 10\%$ , and period  $T_S = 100 \mu$ s. The high harmonic frequency of the capacitance and inductance are approximately equal to the switching frequency of the converter. Therefore,  $d_{v_C}$ ,  $d_{i_L}$  and dt can be deduced as

$$d_{v_{\rm C}} = x_{\rm C} V_{\rm C},\tag{14}$$

$$d_{i_L} = x_L I_L, \tag{15}$$

and

$$dt \approx (D_1 + D_2 - 1)T_5.$$
(16)

Thus, capacitors and inductors are designed as

$$L = \frac{v_L dt}{di_L} = \frac{v_L (D_1 + D_2 - 1)T_S}{x_L I_L},$$
(17)

and

$$C = \frac{i_C dt}{dv_C} = \frac{i_C (D_1 + D_2 - 1)T_S}{x_C V_C}.$$
(18)

Then, based on the analysis in Section 2, the parameters can be expressed as

$$\begin{cases} L_{1} = L_{2} = \frac{V_{C_{4}}(D_{1} + D_{2} - 1)T_{S}}{2x_{L}I_{L}}, \\ L_{m} = \frac{n_{1}}{n_{3} - n_{2}} \cdot \frac{V_{C_{3}}(1 - D_{2})T_{S}}{2x_{L}I_{L}}, \\ C_{1} = C_{2} = \frac{I_{0}(D_{1} + D_{2} - 1)T_{S}}{2x_{C}V_{C_{1}}}, \\ C_{3} = \frac{I_{n_{3}}(D_{1} + D_{2} - 1)T_{S}}{x_{C}V_{C_{3}}}, \\ C_{4} = \frac{(I_{0} + 2I_{L})(D_{1} + D_{2} - 1)T_{S}}{x_{C}V_{C_{4}}}. \end{cases}$$
(19)

Therefore, the parameters of the converter are chosen as follows:  $L_m = 470 \ \mu\text{H}$ ,  $n_1:n_2:n_3 = 5:1:3$ ,  $C_1 = C_2 = 47 \ \mu\text{F}$ ,  $C_3 = C_4 = 470 \ \mu\text{F}$ , and  $L_1 = L_2 = 420 \ \mu\text{H}$ .

Simulations are shown in Figure 6, and the output voltage of the proposed converter  $V_0 \approx 60$  V, which is consistent with the theoretical analyses, is shown in Figure 4. Under the same conditions, as documented in [7], the voltage gain of the conventional converter can be calculated as 0.735 and the output voltage  $V_0 \approx 7.35$  V, which coincides with the simulations in Figure 6b. As shown in Figure 6, by adjusting the turns ratio and duty cycle, the voltage gain of the proposed converter can be eight times higher than that of the conventional.



**Figure 6.** Simulation waveforms when  $D_1 = 0.5$  and  $D_2 = 0.66$  of (**a**) proposed converter and (**b**) traditional converter in [7].

#### 5. Experimental Verifications

In this section, the experimental environment and physical prototype are established, which are shown in Table 2 and Figure 7, to verify the theoretical analyses. Experimental parameters are shown in Table 3.

| Table 2. I | Experimental | platform |
|------------|--------------|----------|
|------------|--------------|----------|

| DC Power Supply | Oscilloscope     | Voltage Probe   | Current Probe |
|-----------------|------------------|-----------------|---------------|
| KIKUSUI PWR800L | Agilent DSO7104A | KEYSIGHT N2843A | Agilent 1147A |



Figure 7. Prototypes with the experimental environment.

Table 3. Experimental Parameters

| Parameters                     | Value                           | Parasitic Parameters         |
|--------------------------------|---------------------------------|------------------------------|
| Input voltage V <sub>in</sub>  | 10 [V]                          |                              |
| Output voltage V <sub>o</sub>  | 60 [V]                          |                              |
| Switching frequency $f_s$      | 10 [kHz]                        |                              |
| Driving IC                     | TLP250                          |                              |
| MOSFET $S_1, S_2$              | IXTQ88N30P                      | 40 [mΩ]                      |
| Inductors $L_1, L_2$           | 420 [µH]                        | 200 [mΩ]                     |
| Three winding-coupled          | Magnetizing inductance 470 [µH] |                              |
| inductor                       | Turns ratio 5:1:3               | 290 [mΩ]: 260 [mΩ]: 270 [mΩ] |
| Diodes $D_1, D_2, D_3, D_{in}$ | MBRF20200CT                     | 1 [V] / 0.05 [mΩ]            |
| Capacitors $C_1, C_2$          | 47 [μF]/100 [V]                 | 500 [mΩ]                     |
| Capacitor $C_3, C_4$           | 470 [μF]/250 [V]                | 200 [mΩ]                     |
| Resistive load                 | 200 [Ω]                         |                              |

The experimental results are shown in Figure 8, which contains gate-source voltages of switches  $V_{\text{GS1}}$ ,  $V_{\text{GS2}}$ , the output voltage  $V_0$ . It is noted that the experimental results agree well with the theoretical analyses and simulation, demonstrating the functionality and feasibility of the proposed converter.



**Figure 8.** Experimental waveforms when the turns ratio is 5:1:3 and the duty ratio is  $D_1 = 0.5, D_2 = 0.66$ .

In order to demonstrate the practicality and implementability of the proposed converter comprehensively, key waveforms of the proposed converter with different turns ratios and duty ratios are shown in Figure 9. Therein, with small inductance of the coupled inductor, the proposed converter operates in discontinuous conduction mode (DCM), as shown in Figure 9a,b. When  $D_1 \neq 0.5$ , the negative and positive output voltages are asymmetric, as shown in Figure 9c,d, which agrees well with above theoretically analyses.



**Figure 9.** Experimental waveforms of the proposed converter in: (a) turns ratio 3:1:5, duty ratio  $D_1 = 0.5, D_2 = 0.66$ ; (b) turns ratio 1:3:5, duty ratio  $D_1 = 0.5, D_2 = 0.66$ ; (c) turns ratio 3:1:5, duty ratio  $D_1 = 0.66, D_2 = 0.5$ ; (d) turns ratio 1:3:5, duty ratio  $D_1 = 0.66, D_2 = 0.5$ .

#### 6. Conclusions

In this study, a novel buck-boost half-bridge converter is proposed, which combines a Y-impedance-network and a family of step-up cells with a conventional half-bridge inverter to realize the additional voltage adjustment function. The simulation and experimental results show that by adjusting the turns ratio and duty cycle, they can achieve a high voltage gain which satisfies the high-voltage-gain requirement of BIPV, something which conventional inverters cannot achieve. In detail, the proposed Y-impedance-network-based half-bridge converter without additional step-up cells can realize 10 times the voltage adjustment function of traditional half-bridge converters. With additional step-up cells, the voltage adjustment range is enlarged, which also verifies the wide voltage adjustment functions of the proposed idea. Furthermore, the proposed converters can output symmetric or asymmetric positive and negative voltages, which validates its applicability and implementability for industrial applications. Therefore, the proposed solution in this paper can offer a potential voltage adjustment method in various industrial applications.

Author Contributions: Conceptualization, G.Z.; methodology, G.Z., S.C., Y.Z.; software, H.C.; validation, H.C.; formal analysis, H.C.; investigation, G.Z., S.C., Y.Z., L.Q.; writing–original draft preparation, H.C.; writing–review and editing, G.Z.; supervision, G.Z., L.Q.; project administration, Y.Z., L.Q.; funding acquisition, L.Q., Y.Z.

**Funding:** This research was funded by [National Natural Science Foundation of China] grant numbers [51907032, U1501251, 51277030, 61733015], [Natural Science Foundation of Guangdong Province] grant numbers [2017A030310243, 2018A030313365] and [Science and Technology Planning Project of Guangzhou] grant number [201804010310].

**Conflicts of Interest:** The authors declare no conflict of interest. The funders had no role in the design of the study; in the collection, analyses, or interpretation of data; in the writing of the manuscript, or in the decision to publish the results.

## Abbreviations

The following abbreviations are used in this manuscript:

- BIPV Building Integrated Photovoltaic
- ZSI Z-source inverter
- DCM discontinuous conduction mode
- qZSI quasi-Z-source inverter

#### References

- 1. Raugei, M.; Frankl, P. Life cycle impacts and costs of photovoltaic systems: Current state of the art and future outlooks. *Energy* **2009**, *34*, 392–399. [CrossRef]
- 2. Xue, Y.; Chang, L.; Kjaer, S.B.; Bordonau, J.; Shimizu, T. Topologies of single-phase inverters for small distributed power generators: An overview. *IEEE Trans. Power Electron.* **2004**, *19*, 1305–1314. [CrossRef]
- 3. Debnath, D.; Chatterjee, K. Solar photovoltaic-based stand-alone scheme incorporating a new boost inverter. *IET Power Electron.* **2016**, *9*, 621–630. [CrossRef]
- Asl, E.S.; Babaei, E.; Sabahi, M.; Nozadian, M.H.B.; Cecati, C. New half-bridge and full-bridge topologies for a switched-boost inverter with continuous input current. *IEEE Trans. Ind. Electron.* 2018, 65, 3188–3197. [CrossRef]
- Kim, B.; Kim, S.; Huh, D.Y.; Choi, J. H.; Kim, M. Hybrid resonant half-bridge DC/DC converter with wide input voltage range. In Proceedings of the 2018 IEEE Applied Power Electronics Conference and Exposition (APEC), San Antonio, TX, USA, 4–8 March 2018.
- 6. Peng, F.Z. Z-source inverter. IEEE Trans. Ind. Appl. 2003, 39, 504–510. [CrossRef]
- Zhang, G.; Li, Z.; Zhang, B.; Qiu, D.; Xiao, W.; Halang, W.A. A Z-Source Half-Bridge Converter. *IEEE Trans. Ind. Electron.* 2013, 61, 1269–1279. [CrossRef]
- 8. Strzelecki, R.; Adamowicz, M.; Strzelecka, N.; Bury, W. New type T-source inverter. In Proceedings of the 2009 Compatibility and Power Electronics, Badajoz, Spain, 20–22 May 2009.
- 9. Kumar, S.P.; Shailaja, P. T-shaped Z-source inverter. Int. J. Eng. Res. Technol. 2012, 1, 1-6.
- 10. Qian, W.; Peng, F.Z.; Cha, H. Trans-Z-Source inverters. *IEEE Trans. Power Electron.* 2003, 26, 3453–3463. [CrossRef]
- 11. Loh, P.C.; Li, D.; Blaabjerg, F. Γ-Z-source inverters. IEEE Trans. Power Electron. 2013, 28, 4880–4884. [CrossRef]

- 12. Loh, P.C.; Blaabjerg, F. Magnetically coupled impedance-source inverters. *IEEE Trans. Ind. Appl.* **2013**, *49*, 2177–2187. [CrossRef]
- 13. Siwakoti, Y.P.; Blaabjerg, F.; Galigekere, V.P.; Ayachit, A.; Kazimierczuk, M.K. A-source impedance network. *IEEE Trans. Power Electron.* **2016**, *31*, 8081–8087. [CrossRef]
- 14. Siwakoti, Y.P.; Loh, P.C.; Blaabjerg, F.; Town, G. Y-source impedance network. *IEEE Trans. Power Electron.* **2014**, *29*, 3250–3254. [CrossRef]
- 15. Asghari-Gorji, S.; Mostaan, A.; Javadi, H. A new structure of Y-source inverters with continous input current and high voltage gain. In Proceedings of the 6th Power Electronics, Drive Systems & Technologies Conference (PEDSTC2015), Tehran, Iran, 3–4 February 2015.
- 16. Siwakoti, Y.P.; Blaabjerg, F.; Loh, P.C. Quasi-Y-source inverter. In Proceedings of the 2015 Australasian Universities Power Engineering Conference (AUPEC), Wollongong, Australia, 27–30 September 2015.
- 17. Liu, H.; Li, Y.; Liu, K.; Loh, P.C.; Wang, W.; Xu, D.; Blaabjerg, F. Extended quasi-Y-source inverter with suppressed inrush and leakage effects. *IET Power Electron.* **2018**, *12*, 719–728. [CrossRef]
- 18. Fang, X.; Ding, X.; Zhong, S.; Tian, Y. Improved quasi-Y-source DC-DC converter for renewable energy. *CPSS Trans. Power Electron. Appl.* **2019**, *4*, 163–170. [CrossRef]
- 19. Ahmed, H.F.; Cha, H.; Kim, S.H.; Kim, H.G. Switched-coupled-inductor quasi-Z-source inverter. *IEEE Trans. Power Electron.* **2015**, *31*, 1241–1254. [CrossRef]



 $\odot$  2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).