

Article

# A 1.8 V 18.13 MHz Inverter-Based On-Chip RC Oscillator with Flicker Noise Suppression Using Logic Transition Voltage Feedback

# Junsoo Ko and Minjae Lee \*

School of Electrical Engineering and Computer Science, Gwangju Institute of Science and Technology, Gwangju 61005, Korea; kindko@gist.ac.kr

\* Correspondence: minjae@gist.ac.kr; Tel.: +81-62-715-2205

Received: 21 October 2019; Accepted: 11 November 2019; Published: 15 November 2019



**Abstract:** An inverter-based on-chip resistor capacitor (RC) oscillator with logic transition voltage (LTV) tracking feedback for circuit delay compensation is presented. In order to achieve good frequency stability, the proposed technique considers the entire inverter chain as a comparator block and changes the LTV to control the oscillation frequency. Furthermore, the negative feedback structure also reduces low-frequency offset phase noise. With a 1.8 V supply and at room temperature, the suggested oscillator operates at 18.13 MHz, consuming 245.7  $\mu$ W. Compared to the free-running case, the proposed technique reduces phase noise by 7.7 dB and 5.45 dB at 100 Hz and 1 kHz, respectively. The measured phase noise values are –60.09 dBc/Hz at 1 kHz with a figure of merit (FOM) of 151.35 dB/Hz, and –106.27 dBc/Hz at 100 KHz with an FOM of 157.53 dBc/Hz. The proposed oscillator occupies 0.056 mm<sup>2</sup> in a standard 0.18  $\mu$ m CMOS process.

Keywords: RC on-chip oscillator; low phase noise; inverter-based; logic transition voltage tracking

## 1. Introduction

As smart devices become more popular and the market demand for wearable devices grows, the need for low-power, on-chip resistor capacitor (RC) oscillators in a standard CMOS process is increasing, to address the cost and board area issues in external crystal oscillators. Owing to their strengths compared with ring oscillators (better frequency stability, control linearity, and wide tuning range), fully integrated relaxation oscillators are widely used as on-chip reference clocks, or as sensor front-end interfaces [1,2]. However, since the figure of merit (FOM) of a relaxation oscillator still cannot reach its theoretical limit [3], several studies are currently ongoing to overcome these circuit issues.

Voltage-to-delay feedback and a switch-capacitor, swing-boosting (SCSB) circuit have been proposed to help improve frequency stability and phase noise characteristics [1], but an SCSB requires a large chip area due to its passive components. In order to reduce comparator noise effects, [2] suggests a differential swing-boosting method with a 162.1 dBc/Hz FOM. However, this scheme requires a high-speed comparator for output frequency stabilization [4]. Filtering the jitter noise in [3] yields a good FOM, while using a low-noise, milliwatt-level, power-hungry block. A feedback structure for frequency stabilization is also introduced in [5,6], but the power consumption in its analog feedback blocks limits its FOM. A low-frequency, inverter-chain-based RC oscillator scheme is presented in [7], achieving a high-voltage swing at its oscillating node. However, as this single-ended approach is vulnerable to circuit delay fluctuations, a regulated supply from a proportional-to-absolution-temperature (PTAT) reference is required, and this leads to a low operating frequency.

In this article, an inverter-based RC oscillator with a logic transition voltage (LTV) tracking feedback method is proposed. The LTV of an inverter is defined where the input and output voltages



inverter. As a result, the effect of circuit delay on the oscillation frequency is reduced. The suggested structure is not only insensitive to circuit variations, but also suppresses low frequency offset phase noise and flicker noise, due to its negative feedback configuration.

This article consists of six sections. Section 2 demonstrates a conventional RC oscillator and the voltage-averaging feedback concept. In Section 3, the circuit level implementation of the proposed oscillator is described, followed by simulation and measurement results illustrated in Section 4. Finally, we present our conclusions in Section 5.

## 2. RC Oscillator Architecture

### 2.1. Conventional RC Oscillator Structure

Figure 1 shows a generally known, conventional RC relaxation oscillator and its timing diagram [8]. For a logical high  $\Phi$  1 (and a low  $\Phi$  2), the timing capacitor C<sub>1</sub> is charged by the constant current source I<sub>B</sub>, while C<sub>2</sub> is grounded. When the voltage across C<sub>1</sub> (V<sub>1</sub> in Figure 1) reaches the threshold level  $V_{REF}$ , the output of the comparator toggles, causing C<sub>1</sub> to discharge and C<sub>2</sub> to charge. Conversely, when the voltage on C<sub>2</sub> crosses  $V_{REF}$ , C<sub>1</sub> charges and C<sub>2</sub> discharges. This cycle repeats to create the oscillating function. As shown in the timing diagram in Figure 1, the oscillator output period consists of  $T_{OSC}$ , as determined by the timing capacitors, plus the circuit delay. As this delay is sensitive to supply and temperature variation, several methods have been introduced [1,5,8] to stabilize the oscillation frequency. In addition, in order to achieve low noise, [2] introduced a method of increasing the charging/discharging slope of the timing capacitor voltages using a swing booster circuit.



Figure 1. Conventional RC relaxation oscillator and its waveform.

Figure 2 shows the inverter-based RC oscillator scheme introduced in [7]. Biased by the PTAT reference current, a voltage regulator produces a local supply voltage (Local Supply in Figure 2). The circuit delay through the inverter chains causes the almost constant over supply of voltage and temperature variations, because this regulated supply tracks for both NMOS and PMOS thresholds, leading to a stable oscillation frequency. An increased voltage swing across its timing capacitor also helps this structure to achieve low-noise performance. However, a lower local supply voltage limits this scheme to a low oscillating frequency (33 kHz in [7]).



Figure 2. Inverter-based RC oscillator with a regulated local supply [7].

## 2.2. Voltage Averaging Feedback (VAF) Concept

A voltage-averaging feedback (VAF) method has been proposed in order to achieve good frequency stability in an on-chip CMOS relaxation oscillator [5]. The conceptual waveform is illustrated in Figure 3, where  $V_{TH,COMP}$  and  $V_{REF}$  are the threshold voltage of the comparators and the reference voltage of the VAF integrator, respectively. In its steady state, the active filter in the VAF loop equalizes  $V_{REF}$  and the DC voltage of oscillation, creating the following relationship:

$$\frac{1}{T_H} \int_0^{T_H} V_{OSC}(t) dt = V_{REF} \tag{1}$$

$$\int_{0}^{T_{H}} V_{OSC}(t)dt = V_{REF} \times T_{H} = \text{Constant}$$
<sup>(2)</sup>



**Figure 3.** Conceptual waveforms of the on-chip relaxation oscillator with voltage averaging feedback [5]: (a) nominal case; (b) in case of increased comparator delay with threshold voltage correction.

In Equation (2), during  $T_H$ , the areas of the  $V_{OSC}$  and  $V_{REF}$  graphs are the same. If the comparator delay ( $\delta_{COMPs}$  in Figure 3) increases while  $V_{TH,COMP}$  maintains its value, the graph area configured by  $V_{OSC}$  increases. Since the area under the graph enclosed by  $V_{REF}$  – the output of a resistive divider – is constant and insensitive to delay variation, the VAF loop lowers  $V_{TH,COMP}$  to satisfy the integration relationship (Figure 3b). In contrast, for a shorter  $\delta_{COMP}$ , the feedback structure increases  $V_{TH,COMP}$  to adjust the  $V_{OSC}$  curve.

In summary, if the circuit delay is constant, an increase/decrease in  $V_{TH,COMP}$  causes a decrease/increase in the oscillation frequency. Therefore, the VAF technique, by changing the comparator threshold voltage, reduces the effect of circuit delay variation by controlling the frequency.

### 3. Circuit Level Implementation

#### 3.1. Oscillating Mechanism of an Inverter-Based RC Oscillator

A simple example of the structure and waveform of an inverter-based RC oscillator is shown in Figure 4. In practice, the gain of the inversion stages (*INV1* and *INV2* in Figure 4) should be large enough to allow for oscillation, and the proposed oscillator uses multiple inverters to allow for high gain [7]. When the  $V_{OSC}$ ,  $V_A$ , and  $V_B$  nodes are, respectively, high, low, and high,  $V_{OSC}$  gradually decreases as  $R_{OSC}$  discharges  $C_{OSC}$ . When  $V_{OSC}$  equals the LTV of INV1, where the input and output voltages are the same,  $V_A$  and  $V_B$  change to logical high and low states, respectively. Since the charge on the capacitor should be the same, the voltage change at the  $V_B$  node lowers the  $V_{OSC}$  equally, making  $V_{LOW}$  equal to  $LTV_{INV1} - V_{DD}$ . Next, since the  $V_{OSC}$  node voltage decreases while  $V_A$  stays in the high state,  $C_{OSC}$  is charged through  $R_{OSC}$ , and the  $V_{OSC}$  node voltage rises to  $V_{HIGH} = LTV_{INV1} + V_{DD}$ , due to the logic changes in the following inverters. The timing diagram in Figure 4 shows the charge and discharge cycles of the  $V_{OSC}$  node, where t<sub>d1</sub> and t<sub>d2</sub> are the circuit delays of the inverter chain.



Figure 4. Inverter-based RC oscillator and its waveform.

The discharge curve of  $V_{OSC}$  is represented by the following equation:

$$V_{OSC,discharing}(t) = (LTV_{INV1} + V_{DD}) \cdot e^{-\frac{1}{R_{OSC}C_{OSC}}}$$
(3)

The charging equation of  $V_{OSC}$  is:

$$V_{OSC,charing}(t) = (LTV_{INV1} - 2 \times V_{DD}) \cdot e^{-\frac{t}{R_{OSC}C_{OSC}}} + V_{DD}.$$
(4)

Therefore, ignoring the circuit delay, the ideal period of the inverter-based RC oscillator is calculated as being:

Ideal Period
$$(T_{OSC})$$

$$= R_{OSC}C_{OSC}\ln\left(\frac{LTV_{INV1}+V_{DD}}{LTV_{INV1}}\right) + R_{OSC}C_{OSC}\ln\left(\frac{LTV_{INV1}-2V_{DD}}{LTV_{INV1}-V_{DD}}\right)$$
(5)  
=  $R_{OSC}C_{OSC}\ln\left[\frac{(LTV_{INV1}+V_{DD})(LTV_{INV1}-2V_{DD})}{(LTV_{INV1})(LTV_{INV1}-V_{DD})}\right].$ 

If  $LTV_{INV1}$  is equal to half of  $V_{DD}$ , the ideal oscillation period  $T_{OSC}$  is  $R_{OSC}C_{OSC}\ln(9)$ , and the ideal duty cycle is 50% [7].

Taking circuit delay into consideration, the practical period of the oscillator is as follows:

$$T_{TOT} = T_{OSC} + \sum t_d \tag{6}$$

#### 3.2. Architecture of Proposed Oscillator

Figure 5 shows the structure of the proposed inverter-based, on-chip RC oscillator. The inverter chain implemented is as small as possible to ensure low power operation. The second to sixth inverters have a standard structure, but the first-stage inverter (*INV1* in Figure 5) has been reconfigured to control its LTV. The  $V_{REF}$  from the resistive divider and  $V_{OSC}$  are inputs to the LTV tracking feedback, and its output— $V_{CONT}$ —controls  $LTV_{INV1}$ . Charging and discharging at the  $V_{OSC}$  node causes an oscillation due to the inverter logic switching, so the entire inverter chain can be seen to function as a comparator. INV1 is the most sensitive to noise and circuit fluctuations, as the slew rate at its input ( $V_{OSC}$ ) is slower than that of the other nodes. Also, transistor noise in INV1 has a significant effect on circuit delay variation. Thus, because of this sensitivity, INV1 is considered to be the main comparator and its LTV is regarded as the reference voltage for comparison.



Figure 5. Proposed inverter-based on-chip RC oscillator.

From Equation (5), the operating frequency of the inverter-based RC oscillator without circuit delay is a function of  $LTV_{INV1}$ . Figure 6 illustrates  $F_{OSC}$  ( =  $1/T_{OSC}$ ) of the oscillator as a function of  $LTV_{INV1}$  with  $V_{DD}$  = 1.8 V,  $R_{OSC}$  = 17 k $\Omega$ , and  $C_{OSC}$  = 1.4 pF.  $F_{OSC}$  is an inverted U-shaped curve with a maximum of 19.123 MHz when INV1 LTV is 900 mV, which is half of  $V_{DD}$ .



**Figure 6.** Oscillation frequency of the proposed inverter-based RC oscillator with respect to the LTV of the first-stage inverter when circuit delay is ignored.

In a practical oscillator, the frequency contains a circuit delay component as expressed in Equation (6), and delay variations degrade the oscillator's stability. Thus, in order to reduce the influence of these variations, a method is required to detect delay changes and to maintain a constant frequency. As shown in Figure 3, the VAF scheme senses delay variation by comparing graph areas, and the reference voltage of the comparator is changed to maintain a constant frequency.

The suggested LTV tracking technique utilizes the VAF concept for  $LTV_{INV1}$  control to reduce the effects of circuit delay variations. The proposed oscillator works by comparing the graph area configured by  $V_{OSC}$  and  $V_{REF}$ , to estimate the delay variation. For example, if the circuit delay increases, the  $V_{OSC}$  graph area grows while the area under  $V_{REF}$  is unchanged. In addition, as demonstrated in Equation (6), this increased delay causes a decrease in oscillation frequency.

In order to achieve good frequency stability, an operating frequency compensation mechanism that responds to circuit delay variations is required. Figure 6 shows that the oscillation frequency of an inverter-based RC oscillator is determined by the  $LTV_{INV1}$ , unless the passive components ( $R_{OSC}$  and  $C_{OSC}$ ) change. Thus, the proposed LTV tracking scheme allows for the oscillator to have a constant operating frequency by adjusting the  $LTV_{INV1}$  from  $V_{CONT}$  (the feedback loop output).

If the nominal value of  $LTV_{INV1}$  is 900 mV (half of the 1.8 V supply), the oscillation frequency variation for the LTV change is close to zero, as indicated by the horizontal tangent line in Figure 6. Furthermore, increasing or decreasing the LTV to around 900 mV only lowers the oscillator frequency relative to the maximum value, so the oscillator cannot cope with longer circuit delay situations. Therefore, because the integrator of the LTV tracking loop makes the DC voltage of  $V_{OSC}$  equal to  $V_{REF}$ , the proposed scheme raises the  $LTV_{INV1}$  by setting the resistive divider output to 1.1V, in order to control the oscillator frequency against any variations of  $LTV_{INV1}$ .

In this approach, the oscillator cannot sustain a 50% duty cycle, but the sensitivity of the operating frequency to  $LTV_{INV1}$  is increased (see the increased tangent line slope in Figure 6). When maintaining negative feedback, the increase/decrease of the LTV relative to 1.1 V causes frequency decrease/increase. Considering frequency controllability alone, LTV's larger than 1.1V can be used, but this will increase power consumption. The proposed structure enables high-frequency operation by connecting the chip supply to the inverter chain, rather than to the regulated supply, and the large voltage swing at the  $V_{OSC}$  node reduces the comparator noise of the inverter chain [2].

#### 3.3. The First-Stage Inverter

In a basic inverter structure consisting of one NMOS transistor and one PMOS transistor, it is not easy to change the LTV of the inverters, except for the supply voltage control. Therefore, a structural change of the inverter is required to control  $LTV_{INV1}$ . Figure 7a shows the proposed INV1 schematic for LTV control, where  $V_{CONT}$  stands for the output of the feedback loop. Since the input DC voltage from LTV tracking feedback ( $V_{REF}$ ) is 1.1 V for oscillation frequency control, the  $V_{CONT}$  value is set so that  $LTV_{INV1}$  becomes 1.1 V. Transistors PM2 and NM2 are stacked in the output path, and the substrate of NM2 is connected to  $V_{CONT}$ . PM3 and NM3, with  $V_{CONT}$  as inputs, are connected to the main inverter path, forming an auxiliary path through a resistor connected to each source node.



**Figure 7.** (a) Schematic of the first-stage inverter (INV1); (b) Simulated  $LTV_{INV1}$  with respect to a  $V_{CONT}$  range of 0.9 V to 1.4 V.

Changing the supply voltage to adjust the inverter's LTV further lowers the frequency stability of the inverter chain-based RC oscillator. Also, to maintain the supply voltage, a large chip area is

required to change the LTV, using the driving current from multiple connected transistors with switches. However, the proposed method controls  $LTV_{INV1}$  relative to 1.1 V, by controlling the pull-down strength with  $V_{CONT}$  while using a simple structure. An increased  $V_{CONT}$  reduces the current drive capability of the NMOS pull-down path [9], resulting in a higher  $LTV_{INV1}$ . Thus, the oscillation frequency decreases according to Equation (5), as illustrated in Figure 6. In addition, because a decreased  $V_{CONT}$  leads to a lower  $LTV_{INV1}$ , an increase/decrease in  $V_{CONT}$  causes a decrease/increase in oscillator frequency.

Figure 7b shows the change in  $LTV_{INV1}$  when the control voltage  $V_{CONT}$  varies from 0.9 V to 1.4 V. Since the nominal voltage of  $LTV_{INV1}$  is set to 1.1 V, the positive  $V_{CONT}$  turns on the PN diode between the substrate node and the source node of NM2 in Figure 7a. The increase in  $V_{CONT}$  causes the drain-source current of NM2 to be reduced, by increasing its substrate-source diode current while the drain-source current of NM1 is constant. In this situation,  $LTV_{INV1}$  increases because the reduced  $I_{DS,NM2}$  weakens the inverter pull-down strength. Consequently,  $LTV_{INV1}$  is controlled by  $V_{CONT}$  which determines the current capability. Furthermore, the auxiliary path consisting of PM3 and NM3 increases the sensitivity of INV1 to the control voltage. This is because the additional structure not only helps the LTV tracking loop settle the output, but also adjusts the amount of INV1 pull-down current.

In [5], the authors introduced an on-chip relaxation oscillator flicker noise suppression method, by modeling the relaxation oscillator as a voltage-controlled oscillator (VCO) and applying the VAF technique. Since the VAF loop creates a high-pass filter, closed-loop transfer function for phase noise, the low-frequency offset phase noise is reduced.

The suggested inverter-based RC oscillator is also a VCO, the frequency of which is controlled by  $LTV_{INV1}$ , and we use the VAF concept for the negative feedback structure. The proposed LTV tracking feedback decreases flicker noise in the oscillator, because the noise transfer function in [5] can be applied. Figure 8 shows the noise transfer model, especially for the oscillator phase noise.



Figure 8. Noise transfer model of the proposed oscillator.

The phase noise of the VCO part is formulated as follows:

$$\Phi_{OUT} = \frac{sC_{INTG}R_{INTG}A_0 + 1}{A_0(sC_{INTG}R_{INTG} + \gamma K_A K_{VCO})}\Phi_n \tag{7}$$

Unlike the phase noise transfer function in [5], Equation (7) requires a voltage scaling factor  $K_A$ . This is because multiplying the output of the integrator  $V_{CONT}$  by  $K_A$  produces  $LTV_{INV1}$ , which controls the frequency of the oscillator. Equation (7)—with a high-pass, closed-loop transfer function characteristic—has zero and pole at  $f_z$  and  $f_p$ , which are described in the following equations:

$$f_z = \frac{1}{2\pi C_{INTG} R_{INTG} A_0} \tag{8}$$

$$f_p = \frac{\gamma K_A K_{VCO}}{2\pi C_{INTG} R_{INTG}} \tag{9}$$

Adjusting  $V_{CONT}$  from 1 V to 1.4 V changes the  $LTV_{INV1}$  from 1.183 V to 1.02 V, resulting in a  $K_A$  value of 0.41 (absolute value without polarity). Under this condition, the calculated  $K_{VCO}$  is 41.8 × 10<sup>6</sup> rad/sec·V, and the scaling factor  $\gamma$  is 0.38 V/MHz. Since  $R_{INTG}$  and  $C_{INTG}$  are 1.26 M $\Omega$ , and 1.93 pF, respectively, the simulated  $f_p$  is 652.864 kHz, which is large enough to suppress the low frequency offset phase noise.

## 4. Simulation and Measurement Results

The proposed LTV tracking, inverter-based RC oscillator was fabricated in a 0.18  $\mu$ m standard CMOS process, and Figure 9a shows the layout of the suggested oscillator. Figure 9b illustrates the chip die photo, the active area of which is 310  $\mu$ m × 180  $\mu$ m. The passive components that make up the reference voltage divider and the VAF integrating node, especially the resistors, cover a large area. The suggested design, with a nominal 1.8 V power supply, oscillates at 18.13 MHz, consuming 245.7  $\mu$ W. Figure 9c shows the simulated power distribution ratio of each block in the proposed oscillator. The highest power consumers are *R*<sub>OSC</sub> and the first-stage inverter due to the charge/discharge operation and LTV control



**Figure 9.** (a) Layout of the suggested oscillator; (b) chip photomicrograph of the proposed oscillator; (c) simulated power consumption pie chart.

In the INV1 schematic of Figure 8a, the input  $V_{CONT}$  of PM3 and NM3 is disconnected, and the substrate of NM2 is tied to ground in order to implement a feedback-free structure. Figure 10 illustrates the simulated phase noise characteristics. The technique proposed in the simulation reduces oscillator phase noise by 4 dBc/Hz and 2 dBc/Hz at low- and high-frequency offsets, respectively. Figure 11 shows the measured phase noise characteristics when there is (a) no feedback, and (b) the suggested method is applied. As a result of the negative feedback that constitutes the LTV tracking loop, the proposed scheme reduces phase noise at low-frequency offsets. The phase noise at both the 100 Hz and the 1 kHz frequency offsets is decreased by 7.7 dBc/Hz (from -44.72 dBc/Hz to 52.42 dBc/Hz) and 5.45 dBc/Hz (from -54.64 dBc/Hz to -60.09 dBc/Hz), respectively. In the feedback-free structure, circuit noise produces some unwanted tones near 100 kHz, degrading the phase noise characteristics, while the proposed LTV tracking technique filters these tones out but still produces the 400 kHz tones. Compared with the simulation, the overall phase noise level is increased in the measurement. However, the amount of noise suppression remains similar.



**Figure 10.** Simulated phase noise of the proposed oscillator. The blue line and red line represent without the feedback and with the feedback, respectively.



**Figure 11.** Measured phase noise of the proposed oscillator: (**a**) without the feedback mechanism; (**b**) with the feedback mechanism.

The figure of merit (FOM), which measures the performance of an oscillator, can be expressed by the following two equations.  $L(\Delta f)$ ,  $f_{OSC}$ , and  $P_{DISS}$  represent phase noise at offset frequency, oscillation frequency, and power consumption, respectively.

$$FOM_1 = \left| L(\Delta f) + 20log\left(\frac{\Delta f}{f_{OSC}}\right) + 10log\left(\frac{P_{DISS}}{1mW}\right) \right|$$
(10)

$$FOM_2 = 10 \log \left(\frac{f_{OSC}}{P_{DISS}}\right) \tag{11}$$

Under the measurement conditions, the proposed oscillator has  $FOM_1$  values of 151.35 and 157.53 at 1 kHz and 100 kHz frequency offsets, respectively, and shows an  $FOM_2$  value of 108.7.

The oscillation frequency, with respect to supply voltage, is illustrated in Figure 12. The solid line depicts the frequency variation of the proposed approach, and the dotted line shows the results without feedback. For a range of 1.7 V to 2.4 V, the proposed oscillator's frequency variation is calculated as a maximum of 0.365(%/0.1 V), while without feedback, the effect of the supply voltage on the oscillation frequency is 0.522(%/0.1 V).



Figure 12. Measured oscillation frequency for the supply voltage.

Table 1 tabulates the performance of the proposed LTV tracking oscillator and other state-of-the-art designs. The oscillators of [5] and [8] display good frequency stability against supply variation, but their respective  $FOM_1$  values are significantly low, due to the degradation of their phase noise characteristics at the offset frequencies. In [2], the highest  $FOM_1$  value was demonstrated, but in comparison, our approach reduces frequency inaccuracy with supply variations. Although our proposal requires a larger chip area for passive components, the method displays FOMs comparable to other methods, due to suppressed phase noise and good frequency stability.

| Reference                           | [1]                          | [2]               | [3]                                     | [5]                              | [8]                     | THIS WORK                                          |
|-------------------------------------|------------------------------|-------------------|-----------------------------------------|----------------------------------|-------------------------|----------------------------------------------------|
| Process(nm)                         | 180                          | 180               | 65                                      | 180                              | 180                     | 180                                                |
| Approach                            | Voltage-to-delay<br>Feedback | Swing<br>boosting | Switched capacitor                      | Voltage<br>averaging<br>feedback | Digital<br>Compensation | Inverter- based<br>RC and LTV<br>tracking feedback |
| Area(mm <sup>2</sup> )              | 0.117                        | 0.015             | 0.03                                    | 0.04                             | 0.012                   | 0.056                                              |
| Frequency<br>(MHz)                  | 1.6                          | 10.5              | 12.5                                    | 14                               | 12.77                   | 18.13                                              |
| Jitter (ps)                         | N.A.                         | 9.86              | N.A.                                    | 30                               | 78.7                    | 46.61                                              |
| Supply (V)                          | 1                            | 1.4               | 1.3                                     | 1.8                              | 0.9                     | 1.8                                                |
| Supply Var.<br>(worst)<br>(%/0.1 V) | 0.05<br>@1.2–1.52 V          | 0.44<br>@1.4–2 V  | N.A.                                    | 0.08<br>@1.7–1.9 V               | 0.1<br>@0.6–1.1 V       | 0.365<br>@1.7–2.4 V                                |
| Power (µW)                          | 51.4                         | 219.8             | 91 <sup>1</sup> /3600 <sup>2</sup>      | 45                               | 56.2                    | 245.7                                              |
| FOM <sub>1</sub><br>@1kHz           | N.A.                         | 157.7             | N.A.                                    | N.A.                             | 133.3                   | 151.35                                             |
| FOM <sub>1</sub><br>@100kHz         | 156                          | 162.1             | 162 <sup>1</sup> /148 <sup>2</sup>      | 146                              | 140.3                   | 157.53                                             |
| FOM <sub>2</sub>                    | 104.9                        | 106.8             | 111.4 <sup>1</sup><br>95.4 <sup>2</sup> | 114.9                            | 113.6                   | 108.7                                              |

Table 1. Performance Summary.

<sup>1</sup> Excludes the power of the anti-jitter comparator. <sup>2</sup> Includes the power of the anti-jitter comparator.

## 5. Discussion and Conclusions

This article suggests a method of suppressing flicker noise in an inverter-based, on-chip RC oscillator. By changing  $LTV_{INV1}$  with an adjusted pull-down strength in the first-stage inverter, the proposed LTV tracking feedback not only compensates for circuit delay variations, but also reduces low-frequency offset phase noise. The proposed oscillator operates at 18.13 MHz, consuming 245.7  $\mu$ W from a 1.8 V power supply. The worst-case frequency variation with supply variation is 0.365%/0.1 V. The suggested technique reduces oscillator phase noise by 7.7 dBc/Hz and 5.45 dBc/Hz for 100 Hz

and 1 kHz frequency offsets, respectively. Furthermore, the proposed oscillator shows FOM values comparable with those of the latest technologies.

**Author Contributions:** Conceptualization, J.K.; Methodology, J.K.; Validation, J.K.; Formal analysis, J.K.; Investigation, J.K.; Data curation, J.K.; Writing—original draft preparation, J.K.; Writing—review and editing, J.K.; Visualization, J.K.; Supervision, M.L.; Project administration, M.L.; Funding acquisition, M.L.

**Funding:** This work was supported by the National Research Foundation of Korea (NRF) grant funded by the Korea government (MSIT) (No. NRF-2019R1A2B5B01069415).

Acknowledgments: The chip fabrication and EDA tool were supported by the IC Design Education Center (IDEC), Korea.

**Conflicts of Interest:** The authors declare no conflict of interest.

## References

- Wei, Z.; Wang, L.G.; Yuan, G. A 1.6MHz Swing-Boosted Relaxation Oscillator with ±0.15%/V 23.4ppm/°C Frequency Inaccuracy using Voltage-to-Delay Feedback. In Proceedings of the 2019 IEEE International Symposium on Circuits and Systems (ISCAS), Sapporo, Japan, 26–29 May 2019.
- Junghyup, L.; Arup, G.; Minkyu, J. A 1.4V 10.5MHz Swing-Boosted Differential Relaxation Oscillator with 162.1dBc/Hz FOM and 9.86psrms Period Jitter in 0.18µm CMOS. In Proceedings of the 2016 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 31 January–4 February 2016.
- Paul, F.J.G.; Ed, V.T.; Eric, A.M.K.; Gerard, J.M.W.; Bram, N. A 90μW 12MHz Relaxation Oscillator with a -162dB FOM. In Proceedings of the 2008 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 3–7 February 2008.
- 4. Jahyun, K.; Kyoung-Sik, M.; Byungsub, K.; Hong-June, P.; Jae-Yoon, S. A Quadrature Relaxation Oscillator with a Process-Induced Frequency-Error Compensation Loop. In Proceedings of the 2017 IEEE International Solid-State Circuits Conference (ISSCC), San Francisco, CA, USA, 5–9 February 2017.
- 5. Yusuke, T.; Shiro, S.; Akinori, M.; Shiro, D. An On-Chip CMOS Relaxation Oscillator with Voltage Averaging Feedback. *JSSC* **2010**, *45*, 1150–1158.
- Ying, C.; Paul, L.; Wouter, D.C.; Michiel, S. A 63,000 Q-Factor Relaxation Oscillator with Switched-Capacitor Integrated Error Feedback. In Proceedings of the 2013 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, USA, 17–21 February 2013.
- Danielle, G.; Per, T.R.; James, M.; Ryan, S. A 190nW 33kHz RC Oscillator with ±0.21% Temperature Stability and 4ppm Long-Term Stability. In Proceedings of the 2014 IEEE International Solid-State Circuits Conference Digest of Technical Papers (ISSCC), San Francisco, CA, USA, 9–13 February 2014.
- 8. Jiacheng, W.; Wang, L.G.; Xin, L.; Jun, Z. A 12.77-MHz 31 ppm/°C On-Chip RC Relaxation Oscillator with Digital Compensation Technique. *TCAS-I* **2016**, *63*, 1816–1824.
- 9. Razavi, B. *Design of Analog CMOS Integrated Circuits*, 2nd ed.; McGraw-Hill Education: New York, NY, USA, 2017; pp. 7–38.



© 2019 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).