

Article

# Analytical Drain Current Model for a-SiGe:H Thin Film Transistors Considering Density of States

Silvestre Salas-Rodríguez <sup>1</sup>, Francisco López-Huerta <sup>2,3</sup>, Agustín L. Herrera-May <sup>1,3</sup>, Joel Molina-Reyes <sup>4</sup> and Jaime Martínez-Castillo <sup>1,\*</sup>

- <sup>1</sup> Research Center in Micro and Nanotechnology, Universidad Veracruzana, Calzada Ruiz Cortines 455, Boca del Río, Ver 94294, Mexico; ssalas84@gmail.com (S.S.-R.); leherrera@uv.mx (A.L.H.-M.)
- <sup>2</sup> Faculty of Electrical and Electronic Engineering, Universidad Veracruzana, Calzada Ruiz Cortines 455, Boca del Río, Ver 94294, Mexico; frlopez@uv.mx
- <sup>3</sup> Master in Applied Engineering, Faculty of Construction and Habitat Engineering, Universidad Veracruzana, Calzada Ruiz Cortines 455, Boca del Río, Ver 94294, Mexico
- <sup>4</sup> Electronic Department, National Institute of Astrophysics, Optics and Electronics (INAOE), Luis Enrique Erro 1, Santa María Tonanzintla, Puebla 72840, Mexico; jmolina@inaoep.mx
- \* Correspondence: jaimartinez@uv.mx

Received: 27 May 2020; Accepted: 16 June 2020; Published: 18 June 2020



**Abstract:** Thin film transistors (TFTs) fabricated on flexible and large area substrates have been studied with great interest due to their future applications. Recent studies have developed new semiconductors such as a-SiGe:H for fabrication of high performance TFTs. These films have important advantages, including deposition at low temperatures and low pressures, and higher carrier mobilities. Due to these advantages, the a-SiGe:H films can be used in the fabrication of TFTs. In this work, we present an analytical drain current model for a-SiGe:H TFTs considering density of states and free charges, which describes the current behavior at sub-and above- threshold region. In addition, 2D numerical simulations of a-SiGe:H TFTs are developed. The results of the analytical drain current model agree well with those of the 2D numerical simulations. For all characteristics of the drain current curves, the average absolute error of the analytical model is close to 5.3%. This analytical drain current model can be useful to estimate the performance of a-SiGe:H TFTs for applications in large area electronics.

Keywords: a-SiGe:H; density of states; current model; thin film transistor; simulations

# 1. Introduction

Thin film transistors (TFTs) are key devices to develop large area electronics applications such as active matrix liquid crystal displays (AMLCD) [1–3], wearable sensors [4,5] and passive tags RFID (radio frequency identification) [6–8]. Nowadays, TFT technology is based on amorphous silicon (a-Si), polysilicon (poly-Si) and IGZO (indium-gallium-zinc oxide) semiconductors. The a-Si TFTs offer small electron mobilities (<1 cm<sup>2</sup>/Vs), and thus low switching speed [9]. The other hand, poly-Si TFTs are devices with high performance, but they are fabricated at higher temperatures (500–600 °C) [10–12], while IGZO TFTs have moderate mobilities (>10 cm<sup>2</sup>/Vs) and low temperature of fabrication [13]. However, this semiconductor is only used for the fabrication of n-type devices, for p-type is used a different semiconductor, such as SnO [14]. To overcome these limitations, hydrogenated amorphous silicon-germanium (a-SiGe:H) films can be used to fabricate TFTs at low temperature of deposition (<300 °C) by PECVD technique. This allows carrier mobilities higher than 1 cm<sup>2</sup>/Vs caused by the incorporation of germanium and hydrogen atoms. In addition, a-SiGe:H TFTs can have an ambipolar behavior, allowing their operation into either as n- or p-type [15]. In order to design a-SiGe:H TFTs



for specific applications, it is necessary to predict the behavior of their drain currents. Shur et al. [16] reported a physical drain current model for n- and p-channels hydrogenated amorphous silicon and polysilicon staggered bottom-gate top-contact TFTs. This model was implemented into an AIM-SPICE circuit simulator. However, it is adapted from MOSFET model and it does not include semiconductor density of states. Chen et al. [17] reported an analytical drain current model for both triode and saturation region of operation for a-Si:H TFTs considering semiconductor density of states and an effective temperature approach. However, this model registered a high error between measurements and modeled results. Liu et al. [18] presented an analytical drain current model for a-Si:H TFTs based on surface potential, which was compared with numerical simulations considering free and localized carrier densities into the semiconductor. Colalongo et al. [19] designed an analytical drain current model for a-Si:H TFTs based on deep and tail states in both semiconductors, which describe the behavior at sub-threshold and above-threshold mode of operation.

In this paper, we develop an analytical drain current model for a-SiGe:H TFTs that considers free and localized charges into semiconductor and its characteristic temperatures, which can represent the behavior at sub-threshold and above-threshold regions of operation without using fitting parameters. In addition, 2D numerical simulations using finite element method of the output and transfer characteristics of bottom-gate top-contact coplanar a-SiGe:H TFTs are reported. The results of our analytical drain current model agree well with respect to those of the numerical simulations. In Section 2, electrostatic analysis and derivation of expressions for electric field and drain current are explained. In Section 3, comparison of our model and simulation results are presented. Finally, the conclusions are discussed in Section 4.

# 2. Analytical Drain Current Model for a-SiGe:H TFTs

### 2.1. Density of Estates of Amorphous Semiconductors

The density of states, g(E), of an amorphous semiconductor thin film consists of four energy bands over the bandgap: two tail bands and two deep bands. Tail bands consist of a donor-like valence band,  $g_{TA}(E)$ , and an acceptor-like conduction band,  $g_{TD}(E)$ . On the other hand, deep bands are composed of a donor-like valence band,  $g_{GA}(E)$ , and an acceptor-like conduction band,  $g_{GD}(E)$ , which are represented as follow, [20]:

$$g(E) = g_{TA}(E) + g_{TD}(E) + g_{GA}(E) + g_{GD}(E)$$
(1)

$$g_{TA}(E) = NTA \cdot \exp[(E - E_C) / WTA]$$
<sup>(2)</sup>

$$g_{TD}(E) = NTD \cdot \exp[(E_V - E) / WTD]$$
(3)

$$g_{GA}(E) = NDA \cdot \exp\left[-((E - E_{GA})/WGA)^2\right]$$
(4)

$$g_{GD}(E) = NDD \cdot \exp\left[-\left((E - E_{GD}) / WGD\right)^2\right]$$
(5)

where *E* is the trap energy,  $E_C$  and  $E_v$  are the conduction and valence band energy, respectively; *WTA* ( $kT_{tail}$ ) and *WTD* ( $kT_{tail}$ ) are acceptor and donor characteristic decay energy for the tail band, respectively; *WGA* ( $kT_{deep}$ ) and *WGD* ( $kT_{deep}$ ) are acceptor and donor characteristic decay energy for the deep band, respectively; *NTA*, *NTD*, *NDA* and *NDD* are the conduction and valence band edge intercept densities for the tail and deep band, respectively.

## 2.2. Analytical Drain Current Model

Figure 1a shows a schematic cross section of a n-type coplanar bottom-gate top-contact a-SiGe:H TFT with SiO<sub>2</sub> as gate insulator and a-Ge:H n+ layers for drain and source extensions. In this Figure,  $T_{ox}$  and  $T_{sc}$  are the gate oxide and semiconductor thickness, respectively. Figure 1b depicts the diagram of energy band for MIS (metal-insulator-semiconductor) region for this device working under

accumulation regimen, when a positive gate potential ( $V_G$ ) is applied. For this Figure,  $E_C$  and  $E_V$  are energy levels of conduction and valence bands, respectively;  $E_{Fm}$ , and  $E_{Fn}$  are the Fermi energy levels for metal, intrinsic and n-type semiconductor, respectively;  $\varphi_S$  and  $\varphi_{CH}(x)$  are surface and channel potential; and  $\varphi_{F0}(x)$  is the potential between  $E_c$  and  $E_{Fn}$ .



**Figure 1.** (a) Cross-section of a coplanar bottom-gate top-contact a-SiGe:H TFT; (b) equivalent energy band diagram of the MIS region of this device.

## 2.2.1. Derivation of Electric Field

Taking into account the free and localized electron concentration for an n-type amorphous semiconductor, the Poisson's equation in one dimension, along the x direction, can be expressed as:

$$\frac{\partial^2 \phi(\mathbf{x})}{\partial x^2} = -\frac{\rho(\mathbf{x})}{\varepsilon_{sc}} = \frac{q}{\varepsilon_{sc}} \Big( n_{free}(\mathbf{x}) + n_{deep}(\mathbf{x}) + + n_{deep}(\mathbf{x}) \Big)$$
(6)

where *q* is the electron charge,  $\phi(x)$  is the potential across the active layer,  $\rho(x)$  is the total charge density,  $\epsilon_{sc}$  is the permittivity constant of the semiconductor layer,  $n_{free}(x)$ ,  $n_{deep}(x)$  and  $n_{tail}(x)$  are the free, deep and tail electron concentrations, respectively. These concentrations for a-SiGe:H layer can be expressed as:

$$n_{free}(\mathbf{x}) = N_{free} \exp\left[\frac{q(\phi(\mathbf{x}) - \mathbf{V}_{\rm CH} - \phi_{\rm F0})}{kT_{free}}\right]$$
(7)

$$N_{free} = N_C g^{(T/T_{free})} kT \frac{\pi}{\sin(\pi T/T_{free})}$$
(8)

$$n_{deep}(\mathbf{x}) = N_{deep} \exp\left[\frac{q(\phi(\mathbf{x}) - \mathbf{V}_{CH} - \phi_{F0})}{WGA}\right]$$
(9)

$$N_{deep} = g_{GA} g^{(T/T_{deep})} kT \frac{\pi}{\sin(\pi T/T_{deep})}$$
(10)

$$n_{tail}(\mathbf{x}) = N_{tail} \exp\left[\frac{q(\phi(\mathbf{x}) - \mathbf{V}_{CH} - \phi_{F0})}{WTA}\right]$$
(11)

$$N_{tail} = g_{TA} g^{(T/T_{deep})} kT \frac{\pi}{\sin(\pi T/T_{deep})}$$
(12)

where  $N_C$  is the free electron concentration,  $V_{CH}$  is the potential along the channel, q is the electron charge, k is Boltzmann constant, T is a reference temperature and g is the degeneration factor which depends of the temperature ratio ( $T/T_{eff}$ ) as exponential expression.

In order to simplify the analysis, an effective carrier concentration ( $N_{eff}$ ) instead of free, deep or tail carrier concentrations ( $N_{free}$ ,  $N_{deep}$  or  $N_{tail}$ ), which are computed with Equations (8), (10) or (12) equations, respectively, is proposed. In the same way, an effective characteristic temperature ( $T_{eff}$ ) instead of free, deep or tail temperature ( $T_{free}$ ,  $T_{deep}$  or  $T_{tail}$ ), respectively, is used.

To derivate the electric filed as function of electrostatic potential, it is necessary to solve the following Poisson's equation:

$$\frac{\partial^2 \phi(\mathbf{x})}{\partial x^2} = -\frac{\rho(\mathbf{x})}{\varepsilon_{sc}} = \frac{q}{\varepsilon_{sc}} n_{eff}(\mathbf{x})$$
(13)

By employing the next expression to change the integration variable, from x to  $\phi(x)$ :

$$\frac{d}{dx}\left[\left(\frac{d\phi(\mathbf{x})}{dx}\right)^2\right] = 2\left(\frac{d\phi(\mathbf{x})}{dx}\right)\left(\frac{d^2\phi(\mathbf{x})}{dx^2}\right) \tag{14}$$

By integrating both sides in Equation (14) and applying the square root, we have:

$$\frac{d\phi(\mathbf{x})}{dx} = \sqrt{2\int \left(\frac{d\phi(\mathbf{x})}{dx}\right) \left(\frac{d^2\phi(\mathbf{x})}{dx^2}\right) dx} = \sqrt{2\int \left(\frac{d^2\phi(\mathbf{x})}{dx^2}\right) d\phi(\mathbf{x})}$$
(15)

By substituting Equation (13) into Equation (15) and applying the boundary conditions from x = 0 ( $\phi_S(x)$ ) to  $x = T_{SC}(\phi_B(x))$ , the electric field as a function of  $\phi(x)$  is expressed as:

$$E(\phi(\mathbf{x})) = -\frac{d\phi(\mathbf{x})}{d\mathbf{x}} = \sqrt{2\int_{\phi(\mathbf{x}=T_{sc})=\phi_B}^{\phi(\mathbf{x}=0)=\phi_S} \frac{q}{\varepsilon_{sc}} n_{eff}(\mathbf{x}) d\phi(\mathbf{x})} = \sqrt{\frac{2N_{eff}kT_{eff}}{\varepsilon_{sc}} \left(n_{eff}(\phi_S(\mathbf{x})) - n_{eff}(\phi_B(\mathbf{x}))\right)}$$
(16)

where  $n_{eff}$  is the effective electron density,  $T_{eff}$  is the effective characteristic temperature,  $\varepsilon_{sc}$  is the semiconductor permittivity,  $\phi_S(x)$  is the electrostatic potential in the gate insulator/semiconductor interface,  $\phi_B(x)$  is the electrostatic potential in the semiconductor/passivation layer interface, which is neglected because is close to zero. Thus, the transversal electric field through an amorphous semiconductor, at *x* direction, is given by:

$$E(\phi(\mathbf{x})) = \sqrt{\frac{2N_{eff}kT_{eff}}{\varepsilon_{sc}}} \exp\left[\frac{q(\phi_s - V_{CH} - \phi_{F0})}{2kT_{eff}}\right]$$
(17)

# 2.2.2. Derivation of Drain to Source Current in Subthreshold Region, IDS\_sub

In the subthreshold region operation of a-SiGe:H TFT, that is gate to source voltage,  $V_{GS}$ , is less than threshold voltage,  $V_{TH}$ , but larger than the flat band voltage,  $V_{FB}$ , ( $V_{FB} < V_{GS} < V_{TH}$ ), most of the carriers are free electrons, because of deep and tail localized carriers are trapped into semiconductor defects. Therefore, it is necessary to apply a larger  $V_{GS}$  in order to generate a higher transversal electric field to the active layer to set free those charges. In addition, for this semiconductor (see Table 1) the localized energy characteristics ( $kT_{tail}$  and  $kT_{deep}$ ) are higher than the free energy characteristic ( $kT_{free}$ ). Thus,  $\rho(x)$  for an a-SiGe:H TFT at subthreshold operation can be obtained by:

$$\frac{\rho(\mathbf{x})}{-q} = n_{eff}(\mathbf{x}) \approx n_{free}(\mathbf{x})$$
(18)

| Parameter       | a-SiGe:H                                                                                                    | SiO <sub>2</sub>                                                                                                                                                                                                                                                                                                                                         |
|-----------------|-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $\epsilon$      | 11.8                                                                                                        | 3.9                                                                                                                                                                                                                                                                                                                                                      |
| Х               | 4.01 eV                                                                                                     | 0.9 eV                                                                                                                                                                                                                                                                                                                                                   |
| Eg              | 1.4 eV                                                                                                      | 9 eV                                                                                                                                                                                                                                                                                                                                                     |
| ni              | $1 \times 10^{12} \text{ cm}^{-3}$                                                                          | _ *                                                                                                                                                                                                                                                                                                                                                      |
| N <sub>c</sub>  | $1 \times 10^{20} \text{ cm}^{-3}$                                                                          | - *                                                                                                                                                                                                                                                                                                                                                      |
| N <sub>v</sub>  | $1 \times 10^{20} \text{ cm}^{-3}$                                                                          | - *                                                                                                                                                                                                                                                                                                                                                      |
| $\mu_0$         | 0.56 cm <sup>2</sup> /Vs                                                                                    | - *                                                                                                                                                                                                                                                                                                                                                      |
| $\Phi_{ m F0}$  | 0.56 V                                                                                                      | - *                                                                                                                                                                                                                                                                                                                                                      |
| V <sub>FB</sub> | -0.01 V                                                                                                     | - *                                                                                                                                                                                                                                                                                                                                                      |
|                 | $\begin{array}{c} \epsilon \\ \chi \\ E_g \\ n_i \\ N_c \\ N_v \\ \mu_0 \\ \Phi_{F0} \\ V_{FB} \end{array}$ | $\begin{array}{c c} \mbox{Parameter} & \mbox{a-SiGe:H} \\ \hline $\epsilon$ & $11.8$ \\ $X$ & $4.01$ eV$ \\ $E_g$ & $1.4$ eV$ \\ $n_i$ & $1 \times 10^{12}$ cm^{-3}$ \\ $N_c$ & $1 \times 10^{20}$ cm^{-3}$ \\ $N_v$ & $1 \times 10^{20}$ cm^{-3}$ \\ $M_0$ & $0.56$ cm^2/Vs$ \\ $\Phi_{F0}$ & $0.56$ V$ \\ $V_{FB}$ & $-0.01$ V$ \\ \hline \end{array}$ |

**Table 1.** Electrical parameters for a-SiGe:H and SiO2 layers [20].

\* Data not available in the literature.

In order to derive the drain to source current in subthreshold regimen, *I*<sub>DS\_sub</sub>, is employed the gradual channel approximation expression, which is given by:

$$I_{\text{DS\_sub}} = W \frac{dV_{CH}(y)}{dy} \int_{x=0}^{x=T_{sc}} \sigma_n(x) dx = W \frac{dV_{CH}(y)}{dy} \int_{\phi(x=t_{sc})}^{\phi(x=0)} q\mu_0 \frac{n_{free}(\phi(x))}{E(\phi(x))} d\phi(x)$$
(19)

where *W* is the channel width of TFT,  $\sigma_n(x)$  is the n-type channel conductivity of a-SiGe:H,  $E(\varphi(x))$  is the electric field dependent of potential at *x* direction, and  $\mu_0$  is the carrier mobility of semiconductor.

The final expression for drain to source current at region of subthreshold for an a-SiGe:H TFT is computing solving Equation (19), step-by-step at Appendix A, considering  $N_{eff} = N_{free}$  and  $T_{eff} = T_{free}$ , as follows:

$$I_{DS\_sub}(N_{free}, T_{free}) = \mu_0 \frac{W}{L} \frac{A_{free}}{B_{free}} \left( \frac{C_{OX}}{\sqrt{2\varepsilon_{sc}N_{free}kT_{free}}} \right)^{C_{free}} \left[ \frac{1}{C_{free}+1} \left( (\delta V_{SD})^{C_{free}+1} - (\delta V_{SS})^{C_{free}+1} \right) + \frac{1}{qB_{free}} \left( (\delta V_{SD})^{C_{free}} - (\delta V_{SS})^{C_{free}} \right) \right]$$
(20)

with:

$$A_{free} = \frac{N_c}{\sqrt{\frac{2N_{free}kT_{free}}{\epsilon_{co}}}}$$
(21)

$$B_{free} = \frac{1}{kT} - \frac{1}{2kT_{free}} \tag{22}$$

$$C_{free} = 2kT_{free}B_{free} \tag{23}$$

$$\delta V_{SD} = V_{GS} - V_{FB} - V_D \tag{24}$$

$$\delta V_{SS} = V_{GS} - V_{FB} - V_S \tag{25}$$

# 2.2.3. Derivation of Drain Current at Above Threshold Region, IDS\_abv

. .

Above threshold region of a-SiGe:H TFT operation, that is when  $V_{GS} > V_{TH}$ , free and localized charges are taken in to account due to the applied gate to source voltage generates a strong transversal electric field to the active layer which produces an accumulation of both carriers in the semiconductor/gate-insulator interface. However, in this semiconductor  $n_{deep}(x) << n_{tail}(x)$ . Thus, we obtained the following equation:

$$\frac{\rho(\mathbf{x})}{-q} = n_{eff}(\mathbf{x}) \approx n_{free}(\mathbf{x}) + n_{tail}(\mathbf{x})$$
(26)

Poisson's equation is applied as follows:

$$\frac{\partial^2 \phi(\mathbf{x})}{\partial x^2} = -\frac{\rho(\mathbf{x})}{\varepsilon_{sc}} \cong \frac{q}{\varepsilon_{sc}} \left( n_{free}(\mathbf{x}) + n_{tail}(\mathbf{x}) \right)$$
(27)

By using the gradual channel approximation Equation (19) and the procedure in Appendix A, taking into account free and tail localized charges along the semiconductor, we can derive the drain to source current for the above threshold region,  $I_{DS\_abv}$ , as follows:

$$I_{DS_abv} = I_{DS}(N_{free}, T_{free}) + I_{DS}(N_{tail}, T_{tail}) = I_{DS}(N_{free}, T_{free}) + \mu_0 \frac{W}{L} \frac{A_{tail}}{B_{tail}} \left( \frac{C_{OX}}{\sqrt{2\epsilon_{sc}N_{tail}KT_{tail}}} \right)^{C_{tail}} \left[ \frac{1}{[C_{tail}+1} \left( (\delta V_{SD})^{C_{tail}+1} - (\delta V_{SS})^{C_{tail}+1} \right) + \frac{1}{qB_{tail}} \left( (\delta V_{SD})^{C_{tail}} - (\delta V_{SS})^{C_{tail}} \right) \right]$$
(28)

with

$$A_{tail} = \frac{N_c}{\sqrt{\frac{2N_{tail}kT_{tail}}{\epsilon_{co}}}}$$
(29)

$$B_{tail} = \frac{1}{kT} - \frac{1}{2kT_{tail}} \tag{30}$$

$$C_{tail} = 2kT_{tail}B_{tail} \tag{31}$$

### 2.2.4. Total Analytical Drain Current Model

The final unified analytical drain current model for a-SiGe:H TFTs takies into account the sub-threshold and above-threshold regions, which it considers the density of states of such amorphous semiconductor and free electrons, is estimated by adding  $I_{DS\_sub}$  and  $I_{DS\_abv}$  with the following expression:

$$I_{DS} = \frac{1}{\left(\frac{1}{I_{DS\_sub}} + \frac{1}{I_{DS\_abv}}\right)}$$
(32)

# 3. Results and Discussion

In order to compare the results of our analytical drain current model, we develop 2D numerical simulations for bottom-gate top-contact coplanar a-SiGe:H TFTs using Silvaco TCAD software through Atlas and Devedit tools (Santa Clara, CA, USA) [21]. These simulation tools use finite element method to perform the electrostatic analysis. Figure 2 shows a schematic view of the cross-section of the proposed device and its main geometrical parameters. The substrate is silicon oxide with a thickness  $T_{SUB} = 200$  nm. The gate and drain/source electrodes are aluminum with thickness  $T_G$  and  $T_{D/S}$  of 100 nm, respectively. SiO<sub>2</sub> is used as gate insulator with a thickness  $T_{OX} = 80$  nm. An overlap length between gate and drain/source electrodes of  $L_{OV} = 10$  nm is used. Then, a thin film of a-SiGe:H as active layer or semiconductor with a thickness  $T_{SC} = 100$  nm and a length channel  $L = 75 \,\mu\text{m}$  is used. The width of the active layer  $W = 30 \,\mu\text{m}$  is used for calculation. A layer of high doped germanium as drain/source extension region with thickness  $T_{EXT} = 40$  nm and length  $L_{D/S} = 2 \,\mu\text{m}$  are employed to get a good ohmic contact with the semiconductor. Finally, SiN<sub>4</sub> as passivating dielectric layer with  $T_{PASS} = 200$  nm is used in order to reduce broken bonds of the a-SiGe:H surface and carriers recombination.



**Figure 2.** Bottom-gate top-contact coplanar TFT structure and its geometrical parameters used for 2D numerical simulations.

The parameters for semiconductor and gate insulator layers considered in the numerical simulations and analytical drain current model are listed in Table 1. Furthermore, defects parameters that define the density of states of a-SiGe:H layer used for simulations and modeling are shown in Table 2. Some of those values were taken from [20].

| Name                                                           | Parameter         | Value                              |
|----------------------------------------------------------------|-------------------|------------------------------------|
| Zero bias density of states acceptor for tail state            | <b>g</b> ta       | $1 \times 10^{20}$                 |
| Zero bias density of states acceptor for deep state            | <b>g</b> GA       | $2 \times 10^{16}$                 |
| Degeneration factor                                            | G                 | 2                                  |
| Correlation energy                                             | U=EGA – EGD       | 0.3 eV                             |
| Acceptor characteristic decay energy for deep state            | WGA               | 0.3 eV                             |
| Donor characteristic decay energy for deep state               | WGD               | 0.3 eV                             |
| Acceptor density distribution for deep state                   | NGA               | $2 \times 10^{16} \text{ cm}^{-3}$ |
| Donor density distribution for deep state                      | NGD               | $2 \times 10^{16} \text{ cm}^{-3}$ |
| Acceptor density distribution for tail state                   | NTA               | $1 \times 10^{20}$                 |
| Acceptor density distribution for deep state                   | NTD               | $1 \times 10^{20}$                 |
| Reference characteristic temperature                           | Т                 | 182.8 K                            |
| Free characteristic temperature                                | T <sub>free</sub> | 300 K                              |
| Deep state characteristic temperature                          | T <sub>deep</sub> | 649.8 K                            |
| Tail state characteristic temperature                          | T <sub>tail</sub> | 324.92 K                           |
| Acceptor characteristic decay energy tail state                | WTA               | 0.028 eV                           |
| Donor characteristic decay energy for tail state               | WTD               | 0.056 eV                           |
| Electron capture cross-section for the donor gaussian state    | SIGGDE            | $1.3 \times 10^{-14}$              |
| Electron capture cross-section for the acceptor gaussian state | SIGGAE            | $2.7 \times 10^{-14}$              |
| Electron capture cross-section for the donor tail state        | SIGTDE            | $5 \times 10^{-15}$                |
| Electron capture cross-section for the acceptor tail state     | SIGTAE            | $5 \times 10^{-15}$                |
| Hole capture cross-section for the donor gaussian state        | SIGGDH            | $2 \times 10^{-15}$                |
| Hole capture cross-section for the acceptor gaussian state     | SIGGAH            | $1.3 \times 10^{-14}$              |
| Hole capture cross-section for the donor tail state            | SIGTDH            | $5 \times 10^{-15}$                |
| Hole capture cross-section for the acceptor tail state         | SIGTAH            | $5 \times 10^{-15}$                |

Table 2. Defects parameters of a-SiGe:H layer employed in analytical model and numerical simulations [20].

Figure 3 shows the comparison of modeled (lines) and simulated (symbols) characteristics  $I_{DS}$  vs  $V_{DS}$  for  $V_{GS} = 1, 2, 3$  and 4 Volts. It can be seen that the model is able to represent the behavior of the drain current at the sub-threshold and above-threshold regions for each curve corresponding to different  $V_{GS}$  values with a small error for the whole  $V_{DS}$  range.



Figure 3. Comparison of modeled and simulated characteristic  $I_{DS}$  vs  $V_{DS}$  for various values of  $V_{GS}$  = 1, 2, 3 and 4 Volts.

Figure 4 shows the absolute and average error between  $I_{DS}$  characteristics modeled and simulated presented, which is computed with Equation (33). It can be seen; the maximum absolute error occurs for the  $I_{DS}$  curve when  $V_{DS} = 0.5$  V and  $V_{GS} = 4$  V which is 9.8%. In addition, the average absolute error for all values of  $V_{GS}$  is 5%, approximately.



**Figure 4.** Absolute error computed for each simulated and modeled I<sub>DS</sub> curve showed in Figure 3 and the average absolute error for all curves.

Figure 5 shows the comparison of the modeled (lines) and simulated (symbols) output characteristics  $I_{DS}$  vs  $V_{GS}$  for  $V_{DS}$  = 0.1, 1, 2, 3 and 4 Volts. It can be seen that there exist a good fit between modeled and simulated  $I_{DS}$  curves for both linear ( $V_{DS}$  = 0.1 Volts,  $V_{GS} > V_{TH}$ ) and saturation ( $V_{DS} > V_{GS} - V_{TH}$ ,  $V_{GS} > V_{TH}$ ) regions of operation for a-SiGe:H TFT.



**Figure 5.** Comparison of modeled and simulated output characteristics  $I_{DS}$  vs  $V_{GS}$  at  $V_{DS}$  = 0.1, 1, 2, 3, and 4 Volts.

## 4. Conclusions

In this paper, was developed an analytical drain current model for a-SiGe:H TFTs that shows very good agreement with 2D numerical simulations which were used to validate it. The model considers free and localized charges into a-SiGe:H layer, characteristic temperature dependence and is able to work for sub- and above- threshold region of operation with a small absolute average error. In this sense, the proposed model has implication for development and prediction of electrical performance of TFTs at low frequencies based on amorphous semiconductors, such as a-SiGe:H, which is requested for analysis and design of circuits for large area and flexible electronic systems. Future work will include the fabrication and characterization of a-SiGe:H thin films transistors devices.

**Author Contributions:** S.S.-R., F.L.-H., and J.M.-C. develop the analytic drain current model. S.S.-R. and J.M.-R. made the simulation of thin film transistors using the INAOE fabrication process. S.S.-R., A.L.H.-M., F.L.-H., J.M.-R., and J.M.-C. wrote all the sections of the paper. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by project PRODEP "Modelado y Desarrollo de Microsensores CMOS-MEMS para la detección de diabetes".

Acknowledgments: This work was supported by National Council of Science and Technology (CONACYT), México, through scholarship 386526, and by Program of Doctorate in Materials and Nanoscience of the Research Center in Micro and Nanotechnology of University of Veracruz (MICRONA-UV), México.

Conflicts of Interest: The authors declare no conflict of interest.

## Appendix A

By substituting Equations (7) and (17) in Equation (19), we obtain:

$$I_{\text{DS\_sub}} = W \frac{dV_{CH}(y)}{dy} \int_{\phi(x=t_{sc})=\phi_B}^{\phi(x=0)=\phi_S} q\mu_0 \frac{N_{free} \exp\left[\frac{q(\phi(x)-V_{CH}-\phi_{F0})}{kT_{free}}\right]}{\sqrt{\frac{2N_{eff}kT_{eff}}{\varepsilon_{sc}}} \cdot \exp\left[\frac{q(\phi(x)-V_{CH}-\phi_{F0})}{2kT_{eff}}\right]} d\phi(x)$$
(A1)

Then, by integrating for  $\phi(x)$  and evaluating from  $\phi(x = 0) = \Phi_S$  to  $\phi(x = T_{SC}) = \Phi_B$ , we obtain:

$$I_{DS} = \mu_0 W \frac{dV_{CH}(y)}{dy} \left[ \frac{A_{eff}}{B_{eff}} \left[ \exp\left[qB_{eff}(\phi_S - V_{CH} - \phi_{F0})\right] - \exp\left[qB_{eff}(\phi_B - V_{CH} - \phi_{F0})\right] \right] \right]$$
(A2)

where:

$$A_{eff} = \frac{N_C}{\sqrt{\frac{2N_{eff}kT_{eff}}{\varepsilon_{sc}}}}$$
(A3)

$$B_{eff} = \frac{1}{kT_{free}} - \frac{1}{2kT_{eff}} \tag{A4}$$

However, the second term inside of Equation (A2) is neglected ( $\phi_B = 0$ ). Thus, Equation (A2) can be rearranged as follows:

$$I_{DS} = \mu_0 W \frac{dV_{CH}(\mathbf{y})}{dy} \frac{A_{eff}}{B_{eff}} \exp\left[qB_{eff}(\phi_S - \mathbf{V}_{CH}(\mathbf{y}) - \phi_{F0})\right]$$
(A5)

By integrating Equation (A5) with respect to y at both sides, and by evaluating the boundary conditions from y = 0 (source voltage,  $V_S$ ) to y = L (drain voltage,  $V_D$ ) in order to solve  $V_{CH(y)}$ , we obtain:

$$\int_{y=0}^{y=L} I_{DS} dy = \mu_0 W \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} \left[ \frac{A_{eff}}{B_{eff}} \exp[q B_{eff}(\phi_S - V_{CH}(y) - \phi_{F0})] \right] dV_{CH}(y)$$
(A6)

Then, by applying the Gauss's Law along the Metal-Oxide-Semiconductor structure, and by substituting the electric field expression, we obtain:

$$V_{GS} = V_{FB} + \phi_s + \frac{\varepsilon_{sc} \cdot E(\phi(\mathbf{x}))}{C_{ox}} = V_{FB} + \phi_s + \frac{\sqrt{2\varepsilon_{sc}N_{eff}kT_{eff}}}{C_{ox}} \cdot \exp\left[\frac{q(\phi_S - V_{CH}(\mathbf{y}) - \phi_{F0})}{2kT_{eff}}\right]$$
(A7)

where  $C_{OX}$  is the capacitance due to gate oxide per area unit,  $\phi_s$  is surface potential at the oxide/semiconductor interface and  $V_{FB}$  is flat band voltage.

$$\frac{V_{GS} - V_{FB} - \phi(\mathbf{x})}{\frac{\sqrt{2\epsilon_{sc}N_{eff}kT_{eff}}}{C_{ox}}} = \cdot \exp\left[\frac{q(\phi_S - V_{CH}(\mathbf{y}) - \phi_{F0})}{2kT_{eff}}\right]$$
(A8)

By rewriting Equation (A8) as function of  $V_{CH}(y)$ , we obtain:

$$\log_e \left[ \frac{C_{ox}(V_{GS} - V_{FB} - \phi(\mathbf{x}))}{\sqrt{2\varepsilon_{sc}N_{eff}kT_{eff}}} \right] = \frac{q(\phi_S - \phi_{F0} - V_{CH}(\mathbf{y}))}{2kT_{eff}}$$
(A9)

$$-\frac{2kT_{eff}}{q}\log_e\left[\frac{C_{OX}}{\sqrt{2\varepsilon_{sc}N_{eff}kT_{eff}}}(V_{GS}-V_{FB}-\phi_S)\right]+\phi_S-\phi_{FB}=V_{CH}(y)$$
(A10)

By differentiating  $V_{CH}(y)$  for  $\phi_S(y)$  from Equation (A7), we obtain:

$$\frac{dV_{CH}(y)}{d\phi_S(y)} = \frac{2kT_{eff}}{q} \frac{1}{V_{GS} - V_{FB} - \phi_S} + 1$$
(A11)

Substituting Equations (A10) and (A11) in Equation (A6), we get:

$$\int_{y=0}^{y=L} I_{DS} dy = \mu_0 W \int_{V_S}^{V_D} \left[ \frac{A_{eff}}{B_{eff}} \exp\left[q B_{eff}(\phi_S - V_{CH}(y) - \phi_{F0})\right] \right] dV_{CH}(y) \frac{d\phi_S}{d\phi_S}$$
(A12)

$$\int_{y=0}^{y=L} I_{DS} dy = \mu_0 W \int_{V_S}^{V_D} \left[ \frac{A_{eff}}{B_{eff}} \exp\left[ \left( 2kT_{eff} B_{eff} \log_e \left[ \frac{C_{OX}}{\sqrt{2\varepsilon_{sc} N_{eff} kT_{eff}}} (V_{GS} - V_{FB} - \phi_S) \right] \right) \right] \right] \left( \frac{2kT_{eff}}{q(V_{GS} - V_{FB} - \phi_S)} + 1 \right) d\phi_S$$
(A13)

By rewriting Equation (A13), we obtain:

$$I_{DS}(N_{eff}, T_{eff}) = \mu_0 W \frac{A_{eff}}{B_{eff}} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} \left[ \left( \left[ \left( \frac{C_{OX} \sqrt{\epsilon_{sc}}}{\epsilon_{sc} \sqrt{2N_{eff}kT_{eff}}} \right)^{2kT_{eff}B_{eff}} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} \right] \right] \left( \frac{2kT_{eff}}{q(V_{GS} - V_{FB} - \phi_S)} + 1 \right) d\phi_S$$
(A14)

Finally, solving Equation (A14), we derive  $I_{DS}(N_{eff}, T_{eff})$ , which is given by:

$$I_{DS}(N_{eff}, T_{eff}) = \mu_0 W \frac{A_{eff}}{B_{eff}} \left( \frac{C_{OX} \sqrt{\varepsilon_{sc}}}{\varepsilon_{sc} \sqrt{2N_{eff}kT_{eff}}} \right)^{2kTeffB_{eff}} \left( \frac{\int_{V_{CH}(y=L)=V_D}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=L)=V_D}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=0)=V_S}^{V_{CH}(y=L)=V_D} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=L)=V_S}^{V_{CH}(y=L)=V_S} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=L)=V_S}^{V_{CH}(y=L)=V_S} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=L)=V_S}^{V_{CH}(y=L)=V_S} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=L)=V_S}^{V_{CH}(y=L)=V_S} (V_{GS} - V_{FB} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=L)=V_S}^{V_{CH}(y=L)=V_S} (V_{FS} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{V_{CH}(y=L)=V_S} (V_{FS} - \phi_S)^{2kT_{eff}B_{eff}} d\phi_S + \frac{2kT_{eff}}{q} \int_{$$

$$I_{DS}(N_{eff}, T_{eff}) = \mu_0 \frac{W}{L} \frac{A_{eff}}{B_{eff}} \left( \frac{C_{OX}}{\sqrt{2\varepsilon_{sc}N_{eff}kT_{eff}}} \right)^{C_{eff}} \left[ \frac{1}{C_{eff}+1} \left( (\delta V_{SD})^{C_{eff}+1} - (\delta V_{SS})^{C_{eff}+1} \right) + \frac{1}{qB_{eff}} \left( (\delta V_{SD})^{C_{eff}} - (\delta V_{SS})^{C_{eff}} \right) \right]$$
(A16)

where:

$$C_{eff} = 2kT_{eff}B_{eff} \tag{A17}$$

$$\delta V_{SD} = V_{GS} - V_{FB} - V_D \tag{A18}$$

$$\delta V_{SS} = V_{GS} - V_{FB} - V_S \tag{A19}$$

# References

- Gao, X.; Lin, L.; Liu, Y.; Huang, X. LTPS TFT Process on Polyimide Substrate for Flexible AMOLED. *IEEE J.* Disp. Tech. 2015, 11, 666–669. [CrossRef]
- Xu, X.; Huang, B.; Fan, J.; Zhao, J.; Guo, X. Employing Drain-Bias Dependent Electrical Characteristics of Poly-Si TFTs to Improve Gray Level Control in Low Power AMOLED Displays. *IEEE J. Elec. Devices Soc.* 2019, 7, 489–494. [CrossRef]
- Lin, C.L.; Lai, P.C.; Lee, P.T.; Chen, B.S.; Chang, J.H.; Lin, Y.S. Highly Reliable a-Si: H TFT Gate Driver With Precharging Structure for In-Cell Touch AMLCD Applications. *IEEE Trans. Elect. Devices* 2019, 66, 1789–1796. [CrossRef]
- Wang, X.; Liu, Z.; Zhang, T. Flexible Sensing Electronics for Wearable/Attachable Health Monitoring. *Small* 2017, 13, 1602790. [CrossRef] [PubMed]
- Han, S.T.; Peng, H.; Sun, Q.; Venkatesh, S.; Chung, K.S.; Lau, S.C.; Zhou, Y.; Roy, V.A.L. An Overview of the Development of Flexible Sensors. *Adv. Mat.* 2017, *33*, 1700375. [CrossRef] [PubMed]
- Fiore, V.; Battiato, P.; Abdinia, S.; Jacobs, S.; Chartier, I.; Coppard, R.; Klink, G.; Cantatore, E.; Ragonese, E.; Palmisano, G. An Integrated 13.56-MHz RFID Tag in a Printed Organic Complementary TFT Technology on Flexible Substrate. *IEEE Trans. Circuits Syst. I Regul. Pap.* 2015, *62*, 1668–1677. [CrossRef]
- Mehlman, Y.; Kumar, P.; Ozatay, M.; Wagner, S.; Sturm, J.C.; Verma, N. Large-Area Electronics HF RFID Reader Array for Object-Detecting Smart Surfaces. *IEEE Solid-State Circuits Lett.* 2018, 1, 182–185. [CrossRef]
- Qin, Y.; Li, G.; Xu, Y.; Chen, R.; Deng, S.; Zhong, W.; Kwok, H.S. Low-Power Design for Unipolar ITO-Stabilized ZnO TFT RFID Code Generator Using Differential Logic Decoder. *IEEE Trans. Electron Devices* 2019, 66, 4768–4773. [CrossRef]
- 9. Huang, Y.; Hekmatshoar, B.; Wagner, S.; Sturm, J.C. Top-Gate Amorphous Silicon TFT With Self-Aligned Silicide Source/Drain and High Mobility. *IEEE Electron Device Lett.* **2008**, *29*, 737–739. [CrossRef]
- 10. Hu, H.H.; Huang, H.P. High-Frequency Performance of Trigate Poly Si Thin-Film Transistors by Microwave Annealing. *IEEE Electron Device Lett.* **2015**, *36*, 345–347. [CrossRef]
- 11. Park, J.H.; Jang, G.S.; Kim, H.Y.; Lee, S.K.; Joo, S.K. High-Performance Poly-Si Thin-Film Transistor With High-k ZrTiO4 Gate Dielectric. *IEEE Electron Device Lett.* **2015**, *36*, 920–922. [CrossRef]
- 12. Chen, Y.-J.E.; Lee, Y.-J.; Yu, Y.-H. Investigation of Polysilicon Thin-Film Transistor Technology for RF Applications. *IEEE Trans. Microw. Theory Tech.* **2010**, *58*, 3444–3451. [CrossRef]
- 13. Wang, Y.; Yang, J.; Wang, H.; Zhang, J.; Li, H.; Zhu, G.; Song, A. Amorphous-InGaZnO Thin-Film Transistors Operating Beyond 1 GHz Achieved by Optimizing the Channel and Gate Dimensions. *IEEE Trans. Electron. Devices* **2018**, *65*, 1377–1382. [CrossRef]
- Hsu, S.-M.; He, J.-C.; Li, Y.-S.; Su, D.-Y.; Tsai, F.-Y.; Cheng, I.-C. Effect of Mechanical Strain on Electrical Performance of Flexible P-Type SnO Thin-Film Transistors. *IEEE Trans. Electron Devices* 2019, 66, 5183–5186. [CrossRef]
- 15. Dominguez, M.; Rosales, P.; Torres, A.; Moreno, M.; Molina, J.; de la Hidalga, F.; Calleja, W. Ambipolar a-SiGe:H thin-film transistors fabricated at 200 °C. *J. Non-Cryst. Solids* **2012**, *358*, 2340–2343. [CrossRef]
- Shur, M.S. SPICE Models for Amorphous Silicon and Polysilicon Thin Film Transistors. J. Electrochem. Soc. 1997, 144, 2833. [CrossRef]
- 17. Chen, S.S.; Kuo, J.B. An analytical a-Si:H TFT DC/capacitance model using an effective temperature approach for deriving a switching time model for an inverter circuit considering deep and tail states. *IEEE Trans. Electron. Devices* **1994**, *41*, 1169–1178. [CrossRef]
- 18. Liu, Y.; Yao, R.H.; Li, B.; Deng, W.L. An Analytical Model Based on Surface Potential for a-Si:H Thin-Film Transistors. *J. Disp. Technol.* **2008**, *4*, 180–187. [CrossRef]
- 19. Colalongo, L. A new analytical model for amorphous-silicon thin film transistor including tail and deep states. *Solid State Electron.* **2001**, *45*, 1525–1530. [CrossRef]

- Rosales-Quintero, P.; Torres-Jacome, A.; Murphy-Arteaga, R.; Landa-Vázquez, M. Electrical characterization of n-type a-SiGe:H/p-type crystalline-silicon heterojunctions. *Semicond. Sci. Techn.* 2003, 19, 366–372. [CrossRef]
- 21. Silvaco International. Atlas User's Manual. Available online: www.silvaco.com (accessed on 18 September 2019).



© 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).