

Article



# A Comparative Study of Silicon Carbide Merged PiN Schottky Diodes with Electrical-Thermal Coupled Considerations

## Jiupeng Wu, Na Ren \*, Qing Guo and Kuang Sheng

College of Electrical Engineering, Zhejiang University, Hangzhou 310027, China; wujiupeng@zju.edu.cn (J.W.); guoqing@zju.edu.cn (Q.G.); shengk@zju.edu.cn (K.S.)

\* Correspondence: ren\_na@zju.edu.cn; Tel.: +86-571-8795-1345

Received: 8 May 2020; Accepted: 8 June 2020; Published: 11 June 2020



Abstract: A comparative study of surge current reliability of 1200 V/5 A 4H-SiC (silicon carbide) MPS (Merged PiN Schottky) diodes with different technologies is presented. The influences of device designs in terms of electrical and thermal aspects on the forward conduction performance and surge current capability were studied. Device forward characteristics were simulated and measured. Standard single-pulse surge current tests and thermal impedance measurements were carried to show their surge capability and thermal design differences. An advanced thermal RC (thermal resistance-capacitance) model, with the consideration of current distribution non-uniformity effects, is proposed to accurately calculate the device junction temperature during surge events. It was found that a thinner substrate and a hexagonal layout design are beneficial to the improvement of the bipolar conduction performance in high current mode, as well as the surge current capability. The thinner substrate design also has advantages on thermal aspects, as it presents the lowest thermal resistance. The calculated failure temperature during the surge tests is consistent with the aluminum melting phenomenon, which is regarded as the failure mechanism. It was demonstrated that, for a SiC MPS diode, higher bipolar conduction performance is conducive to restraining the joule heat, and a lower thermal resistance design is able to accelerate the heat dissipation and limit the junction temperature during surge events. In this way, the MPS diode using a thinner substrate and advanced layout design technology is able to achieve 60% higher surge current density capability compared to the other technologies.

Keywords: SiC; MPS diode; junction temperature; surge current; thermal resistance

## 1. Introduction

The reliability of silicon carbide (SiC) devices deserves serious attention from device designers on account of the fact that SiC devices are generally designed to operate at high voltage/current conditions in harsh environments [1–7]. Surge current capability, which represents the ruggedness of power devices under high current pulses, is one of the key indices of the device reliability [8–12], for the reason that high current pulses are common at the starting-up of electrical equipment or during accidental circuit failures. Being commercially available since 2005 [8,13], SiC MPS diodes combine the advantages of a low forward voltage drop at nominal current and a high surge current capability. They gradually became the most promising type of SiC diodes in power applications [14,15]. The physical mechanism of the surge phenomenon and the device design methodology to improve the surge capability remain as one of the focused topics of research about SiC MPS diodes [16–22].

During the surge process, the flowing-in current pulse generates a high joule heat in the device, and thus the junction temperature rises. In most cases, the aluminum pad melting due to the high

junction temperature is seen as the device failure mechanism [23–26]. Therefore, the main point to improve the surge capability of the MPS diodes is to limit the junction temperature rising. This could be achieved by optimizing the structure and layout designs to lower the forward voltage drop during the surge process, and hence to reduce the generated joule heat, which is an electrical aspect method. Many efforts have been focused on this aspect by simulations and experiments, and the influences of the layout patterns and parameters on the electrical characteristics at nominal and high currents are discussed [16–22]. Another way to limit the junction temperature is to ameliorate the thermal design of the device to accelerate the joule heat dissipation, which is a thermal aspect method. However, a systematic comparison considering the structure, layout and thermal designs among commercial SiC MPS diodes with different typical layout patterns has not been seen.

Moreover, since the junction temperature is a critical variable in the surge process, a good knowledge of it is necessary to investigate device surge capabilities. Unfortunately, the junction temperature is not a directly measurable physical quantity, and usually indirect measurement and simulation should be used [10,27–29]. Considering that the surge current phenomenon is a complicated electro-thermal coupled process, such simulations often tend to be extremely time- consuming. A physical model with electrical and thermal mechanisms considered would be more convenient. Although some electro-thermal models of the SiC MPS diodes have been established, they are usually behavioral macro-models and lack of physical insights [30–32]. Some authors use the compact RC model for the calculation of the junction temperature [33,34]. However, the current distribution inside the device has not been considered. According to the information the authors have, there is as yet no directly computable physical model for the determination of the junction temperature of SiC MPS diodes during the surge process.

In order to quantitatively investigate the influence of the structure, layout and thermal designs on the surge capability of SiC MPS diodes, a detailed comparative study was performed on three 1200 V/5 A commercial devices (denoted as Device 1, Device 2, and Device 3, respectively) from three manufacturers. The advantages of the hexagonal layout design are explained well, with physical insights. A simple, efficient and accurate model for the calculation of the junction temperature during the surge process was also developed. This paper is arranged as follows. In Section 2, measurement results of device structural parameters are listed. The device structures and physical models used for the device simulation are shown. The experimental setup for the forward characteristics and surge current tests are also presented. In Section 3, simulated and measured static forward characteristics are compared among the three devices. The correlations between the forward conduction performance and the device structure designs are analyzed in detail. Besides this, the surge current capabilities of the three devices are also compared and discussed. In Section 4, in order to demonstrate the influences of device designs in both electrical and thermal aspects on the surge current capability, an advanced thermal RC model is presented for the junction temperature calculation. The current distribution non-uniformity during the surge process is considered. The thermal resistance and capacitance of each material layer used in this model are obtained by thermal impedance measurement. Before being imported into the model, such measured thermal data are modified according to the current distribution in the device cell during the surge process. Analysis and device comparison are conducted based on the junction temperature calculation results. Finally, conclusions are presented in Section 5. It is demonstrated that a combination of good electrical and thermal design is able to restrain the rising of the junction temperature and to increase the surge current capability of MPS diodes significantly.

The symbols of variables used in this paper are explained in Table 1.

| Variable          | Definition                                                | Variable          | Definition                                                                   |  |  |
|-------------------|-----------------------------------------------------------|-------------------|------------------------------------------------------------------------------|--|--|
| N <sub>epi</sub>  | Doping concentration of the epitaxy layer                 | C <sub>chip</sub> | Steady thermal capacitance of the chip                                       |  |  |
| $t_p$             | Depth of the P+ region                                    | $R_{ch}$          | Channel thermal resistance                                                   |  |  |
| t <sub>epi</sub>  | Thickness of the epitaxy layer                            | $C_{ch}$          | Channel thermal capacitance                                                  |  |  |
| t <sub>sub</sub>  | Thickness of the substrate                                | $R_{sp}$          | Spreading thermal resistance                                                 |  |  |
| A <sub>act</sub>  | Area of the active region                                 | $C_{sp}$          | Spreading thermal capacitance                                                |  |  |
| A <sub>chip</sub> | Area of the chip                                          | $R_d$             | Drift thermal resistance                                                     |  |  |
| A <sub>cell</sub> | Area of the calculation cell                              | $C_d$             | Drift thermal capacitance                                                    |  |  |
| т                 | Number of the calculation cell,<br>$m = A_{act}/A_{cell}$ | R <sub>sub</sub>  | Substrate thermal resistance                                                 |  |  |
| κ                 | Thermal conductivity of the chip                          | C <sub>sub</sub>  | Substrate thermal capacitance                                                |  |  |
| $C_V$             | Specific volumetric heat capacity                         | R <sub>tot</sub>  | Total thermal resistance of the device for junction temperature calculation  |  |  |
| θ                 | Current path spreading angle                              | C <sub>tot</sub>  | Total thermal capacitance of the device for junction temperature calculation |  |  |
| R <sub>chip</sub> | Steady thermal resistance of the chip                     | Т                 | Temperature                                                                  |  |  |

Table 1. Symbols of variables used in this paper.

## 2. Materials and Methods

In this section, the decap measurement results of the structural parameters of the three devices (Device 1–3), such as the epitaxial layer and cell/layout design parameters, are clearly listed. The device structures of the three devices used for the forward characteristic simulation by the TCAD (Technology Computer Aided Design) software, as well as the applied physical models, are shown. The experimental setup for the forward characteristics and surge current tests are also presented.

#### 2.1. Device Structural Parameters

The chip sizes and layout schematic parameters were measured by scanning electron microscope (provided by Hitachi, Tokyo, Japan) after the decap of the three devices, as shown in Figure 1 and Table 2. The layout designs are quite typical for MPS diodes. The method used to estimate the epitaxy layer thickness ( $t_{epi}$ ) and doping concentration ( $N_{epi}$ ) is explained in Appendix A. It was noticed that Device 1 has the thinnest substrate and the smallest chip size. It also has additional large P+ regions placed periodically in the active region, which is reported to be able to improve the device's high current conduction performance [27,35].



**Figure 1.** Layout designs of the three MPS diodes under test, drawn according to the microscopic observations. Colored regions stand for P+ regions in the active region. Device 1 has large P+ dots in its active region.

| Cross-Section View of Chips | Dev | t <sub>epi</sub><br>(μm) | N <sub>epi</sub><br>(cm <sup>-3</sup> ) | t <sub>sub</sub> (μm) | A <sub>act</sub><br>(mm <sup>2</sup> ) | Layout<br>Design | P+ Ratio |
|-----------------------------|-----|--------------------------|-----------------------------------------|-----------------------|----------------------------------------|------------------|----------|
| <u>1730µm</u>               | 1   | 8.0                      | $6.0 	imes 10^{15}$                     | 102                   | 1.33                                   | Hexagon          | 35%      |
| Dev 2 <u>1630μm</u>         | 2   | 12.0                     | $6.6 	imes 10^{15}$                     | 358                   | 2.07                                   | Dash line        | 18%      |
| Dev 1 1440μm 110μm Ξ Ξ      | 3   | 8.0                      | $6.0 	imes 10^{15}$                     | 192                   | 1.96                                   | Stripe           | 54%      |

Table 2. Device structural parameters and layout designs.

## 2.2. Device Simulation Structure and Models

The cell structures of the three devices used for the forward characteristics simulation are shown in Figure 2, drawn according to the parameters extracted above. For Device 1, the minimal cell is a 1/6 hexagonal prism with a side length of 7.5  $\mu$ m. Considering the complication that some of the minimal cells are replaced by large P+ dots, we define a 'calculation cell' as a 60°-cylinder to approximate the real layout design. For Device 2 or 3, the minimal cell is equivalent to its calculation cell. Simulations were performed on Silvaco<sup>TM</sup> version 2018 (provided by Silvaco, Inc, Santa Clara, CA, USA), and the physical models used are listed in Table 3. For Device 1 or 2, 3D simulation is necessary, and for Device 3, 2D simulation is sufficient.



**Figure 2.** The simulation structures of the three devices. We define a 'calculation cell' and a 'minimal cell' for Device 1. The minimal cell is equivalent to the calculation cell for Device 2 and 3.

Table 3. Physical models used for device forward characteristic simulation [36,37].

| Model Classification      | Models Used in Simulation | Description                                                                                                |  |  |  |
|---------------------------|---------------------------|------------------------------------------------------------------------------------------------------------|--|--|--|
| Carrier statistics models | fermi-dirac               | Energy state occupation probability model with<br>fermi-dirac statics                                      |  |  |  |
|                           | bgn (Bandgap narrowing)   | Doping-dependent bandgap width model                                                                       |  |  |  |
| Carrier mobility model    | analytical                | Doping- and temperature- dependent mobility model                                                          |  |  |  |
| Carrier mobility moder    | fldmob                    | Electrical-field-dependent mobility model                                                                  |  |  |  |
| Paramhination model       | Shockley-Read-Hall (SRH)  | Indirect recombination mechanism with two carriers and a recombination center involved. Important for SiC. |  |  |  |
| Recombination model       | Auger                     | Direct recombination mechanism with three carriers involved. Important at high current densities.          |  |  |  |

#### 2.3. Experimental Setups of the Forward Characteristic Measurements and Serge Tests

The forward characteristics of the three devices at room and high temperatures were all measured by the curve tracer Tektronix B371 (provided by Tektronix, Inc, Beaverton, OR, USA) with a 250 µs-long voltage pulse. The high temperature circumstance was obtained with an oven. Surge current capability tests of the three devices were performed with a 10 ms-long half-sinusoidal pulse current source on a customized test bench (Figure 3). The magnitude of the current pulse was gradually raised until the failure of each device, which could be identified by the distortion of the voltage waveform. The peak current value of the current pulse for each surge test is denoted as the surge current.



Figure 3. (a) The circuit of the test bench and (b) the waveform of the current pulse for the surge current capability tests.

## 3. Results

In this section, the simulated and measured static forward characteristics are compared among the three devices. The correlations between the forward conduction performance and the device structure designs are analyzed in detail. The advantage of the hexagon layout design is clearly explained. The surge current capabilities of the three devices are also compared and discussed.

#### 3.1. Simulated and Measured Results of the Forward Characteristics

The simulated and measured forward characteristics in the low current regime at room temperature are shown in Figure 4, as well as the measured ones. The simulated I–V (current–voltage) curves match well with the measured results (Figure 4a), indicating the credibility of the extracted device structural parameters. The current density calculated with the chip sizes and the J-V (current density–voltage) curves for the three devices is shown in Figure 4b. Among the three devices, Device 1 shows a higher current density at the same forward voltage, indicating that its thinner substrate helps to reduce the device's on-specific resistance; thus, the same nominal current capability (5A in this study) can be achieved with a smaller chip area. On the other hand, Device 2 has the thickest epitaxy layer and the thickest substrate, and it outputs the lowest current density. It consumes the largest device area to achieve the 5A nominal current capability.



**Figure 4.** Simulated and measured forward characteristics of the three devices: (**a**) low current–voltage (I–V) curves, (**b**) low current density–voltage (J–V) curves.

The forward characteristics in the high current regime (up to 100 A) at room and high temperatures (up to 600 °C) were also simulated for the three devices. The unipolar and bipolar current components were separated by a dual-electrode setup in the simulation. The simulated I–V characteristics of Device 1 are shown in Figure 5a, in which the unipolar and bipolar current are plotted separately. The simulated I–V characteristics of all the three devices are shown in Figure S1a,c,e. The currents conducting through the electrodes above N- regions are defined as unipolar currents, and plotted as solid lines. The currents conducting through the electrodes above P+ regions are defined as bipolar currents, and plotted as dotted lines. The ripples on the unipolar I–V curves are caused by the injection of the minority carriers when the PN junction turns on. With the unipolar and bipolar current components, the percentages of the unipolar and bipolar current in total current can be calculated, and the results of Device 1 are also shown in Figure 5b. The percentages of the unipolar and bipolar current of all three devices are shown in Figure S1b,d,f. As the temperature rises, either the unipolar or bipolar current at the same forward voltage decreases. The decrease of the unipolar current comes from the fact that the electron mobility is a negative temperature coefficient [36]. On the other hand, the forward voltage corresponding to the bipolar current is mostly dominated by the substrate. Since the highly N-doped substrate is always unipolar conductive, the bipolar current follows the same rule on temperature as the unipolar current. Moreover, the higher the total current or the temperature, the higher the ratio the bipolar current takes. The reason is that the PN junction is more forward biased at a higher total current, and the intrinsic carrier density is increased with temperature. Both of the two factors increase the bipolar current under the same total current level. It is clear that the current distributes non-uniformly for all three devices. The unipolar current dominates the total current, whether the PN junction is activated or not. Due to its lowest P+ ratio (18%), Device 2 has the lowest bipolar conduction capability, and the bipolar current takes only 12% at 80 A at 600 °C. Contrarily, thanks to the hexagon layout design and the additional large P+ region design, Device 1 has the highest bipolar conduction capability. Its bipolar current takes 40% at 80 A at 600 °C, although its P+ ratio is not the highest.



**Figure 5.** (a) The simulated static forward characteristics, with unipolar and bipolar current plotted separately, of Device 1 at T = 25-600 °C. (b) The percentage of unipolar and bipolar current in the total current of Device 1 extracted from (a).

When compared with the other two layout designs (dashed line design and stripe design), the advantage of the hexagon layout design could be explained as follows. The PN junction in the MPS diodes is activated by the voltage drop generated by the current flowing along the path near the P+ region [27]. As shown in Figure 6a, the three P+ regions in the calculation cell of Device 1 are named as P+ region 1, 2 and 3, respectively. For each P+ region, a potential calculation point is placed below and near the junction (i.e., point P1, P2 and P3). The PN junction turns on when the voltage drop between the anode and the potential calculation point (e.g.,  $\Delta V_{pn}$  for P+ region 1) is larger than its turn-on voltage. Since the potential calculation points are near the PN junctions,  $\Delta V_{pn}$  is affected only by the current and the layout design, independent of the epitaxial and substrate layers. The same rule also goes for the P+ regions in Devices 2 and 3.



**Figure 6.** (a) The schematic diagram of the method of calculating the voltage drop of a PN junction in a cell of the MPS diode, showing Device 1 as an example. (b) The forward characteristics and (c) the dependence of the PN junction voltage drop on the total current ( $\Delta V_{pn}$ -*I* curves) of the three devices at T = 200 °C. The points corresponding to the activation of the PN junctions of each device are marked.

According to the method discussed above, the simulated forward characteristics and the dependence of the PN junction voltage drop on the total current ( $\Delta V_{pn}$ -*I* curves) of the three devices at T = 200 °C are plotted in Figure 6b,c, respectively. The points corresponding to the activation of the PN junctions of each device are marked. The voltage drop rises linearly with the total current before the activation of the PN junction, until it reaches the PN junction turn-on voltage (~2.7 V at T = 200 °C) and stays constant. The slope of the  $\Delta V_{pn}$ -*I* curve represents the efficiency of the total current to bias a PN junction. Figure 6c shows that Device 1 has the highest efficiency, in which P+ region 1 is biased the most efficiently and is the earliest to turn on. This could be explained by the fact that P+ region 1 in Device 1 has the largest lateral dimension (6.5 µm), and the same current generates a higher voltage drop along a longer path. Moreover, for the same lateral dimension, the P+ region with a hexagon design occupies a much smaller area than the dash line design and stripe design. Thus, the hexagon layout design is superior to the other two designs.

After the simulation study, the high current forward I–V characteristics were measured at different temperatures (T = 25-175 °C,  $\Delta T = 50$  °C), and the results are presented in Figure 7a. In addition, Figure 7b shows the current density–voltage (J-V) characteristics calculated from Figure 7a. The I–V curves are not exactly the same as the simulated ones shown in Figure 5, since the simulation is an isothermal process, while the self-heat is inevitable in measurement, and the minority carrier lifetime is much shorter than that in the simulation. However, the qualitative difference of the forward characteristics is the same. Device 1 has the highest bipolar conductive capability, while Device 2 has the lowest. This fact shows distinctly the advantage of the thinner substrate and the hexagon layout design. The on-resistances ( $R_{on}$ ) and specific on-resistances ( $R_{on,sp}$ ) of the unipolar (5 A) and bipolar (60 A) modes at room temperature extracted from Figure 7 are summarized in Figure 8. Although the  $R_{on}$  of Device 1 is slightly higher than the other two devices in unipolar mode, it decreases to the lowest

in bipolar mode, showing an excellent high current conduction capability. As for  $R_{on,sp}$ , the  $R_{on,sp}$  of Device 1 is the lowest, thanks to its smallest substrate thickness. At 60 A, the  $R_{epi,sp}$  of Device 1 is the lowest, and thus its  $R_{on,sp}$  is also the smallest, indicating a good conduction capability at high current.



**Figure 7.** (a) The measured forward I–V characteristics of the three devices at T = 25-175 °C with a step of  $\Delta T = 50$  °C. (b) Current density–voltage (J-V) characteristics calculated from (a).



**Figure 8.** (a) The on-resistance ( $R_{on}$ ) and (b) the specific on-resistance ( $R_{on,sp}$ ) of the three devices in unipolar mode (5 A) and bipolar mode (60 A) at T = 25 °C, extracted from Figure 3, with the resistance of the epitaxy layer and substrate shown separately.

#### 3.2. Surge Current Capabilities

The voltage waveforms and I–V trajectories of Device 1 during the surge current tests are shown in Figure 9a,b, respectively. The data of all the three devices are shown in Figure S2. The three diodes have quite similar surge behaviors. When the current is less than 30 A, the devices work in unipolar mode. When the current is larger than 40 A, they enter the bipolar mode, with a negative resistance branch on the I–V trajectory. Devices 1 and 2 have the same surge capability (70 A), while Device 3 has a slightly lower surge capability (65 A). Considering their chip area differences, the surge current density capability of Device 1 is ~60% higher than the other two devices, as summarized in Figure 10.



Figure 9. (a) Voltage waveforms and (b) I–V trajectories of Device 1 during the surge current tests.



**Figure 10.** The surge current capability (left axis) and surge current density capability (right axis) of the three devices.

#### 4. Discussion

In this section, to discuss the influences of device designs in both electrical and thermal aspects on the surge current capability of the MPS diodes, an advanced thermal RC model is presented for junction temperature calculation in surge conditions, with current distribution non-uniformity considered. The thermal resistance and capacitance of each material layer was extracted from thermal impedance measurement results, and then modified according to the current distribution non-uniformity explained in Section 3.1. After that, the thermal data, as well as the measurement results of the current and voltage waveforms, were imported into the RC model to calculate the junction temperature during the surge process. The calculation results are discussed and analyzed.

#### 4.1. Thermal Impedance Measurement

In order to compare the thermal designs of the three devices, their thermal impedance was measured on a Mentor Graphics Power Tester 1500A (provided by Mentor Graphics Corporation, Wilsonville, OR, USA), according to the test standard JESD51-14 [38]. The junction-to-case thermal impedance was extracted from the structure function (Figure S3a) [38,39], which was calculated from the cooling curves. It was observed that the thermal impedance of Devices 2 and 3 is quite similar, and they have close junction-to-case thermal resistances (1.43 K/W and 1.54 K/W, respectively). On the other hand, the structure function curve of Device 1 deviates from those of Devices 2 and 3, and it has the lowest junction-to-case thermal resistances (1.04 K/W).

In order to compare the thermal designs and package technology of the three devices, the thermal resistance ( $R_{th}$ ) and capacitance ( $C_{th}$ ) of each material layer (i.e., the chip, the solder and the copper plate) of the three devices were extracted from the structure functions [39,40], as shown in Figure S3b–d. The extracted results are summarized in Figure 11. Device 1 has a lower  $R_{th}$  in both chip and solder

layers. It is the lowest  $R_{th}$  of the chip layer and the solder layer that largely decrease the total  $R_{th}$  of Device 1. The  $R_{th}$  of the copper plate and  $C_{th}$  of all the three layers are quite similar among the three devices.



**Figure 11.** The thermal resistance (left axis) and capacitance (right axis) of each material layer (chip, solder and Cu plate).

#### 4.2. Thermal RC Model for Junction Temperature Calculation

In order to calculate the junction temperature during the surge tests, a compact thermal RC model from the junction to the ambient was established [41], as illustrated in Figure 12. Each layer was abstracted as a thermal capacitor and a thermal resistor. The thermal circuit transfer function was calculated from the thermal capacitor/resistor values. The input heating power was compact at the junction, and its power value was calculated as the measured current multiplied by the device voltage. The junction temperature was acquired by the convolution between the heating power and the transfer function.



**Figure 12.** The compact thermal RC model of a packaged device. Each RC component stands for a layer of material. The power source stands for the heating power at the junction.

For the traditional method, the extracted thermal resistance and capacitance are directly imported into this model to calculate the transfer function. However, this method tends to underestimate the junction temperature. As in the aforementioned thermal impedance measurement method in Section 4.1, the thermal parameters were calculated from the cooling curve as the device cools down from a steady thermal state. Such a fact indicates that the whole chip acts as the heat flow path during the thermal impedance measurement, as shown in Figure S4a. However, the surge process is a transient thermal process, and it is reasonable to deduce that only part of the chip area conducts the current, as shown in Figure S4b. From the simulated static forward characteristics shown in Figure 5, since the

unipolar current dominates the total current within the current range of 0–80 A, it can be assumed that the current during the surge process flows into the device mostly through the N- region, and then spreads and flows out of the device through the cathode, as the colored regions illustrate in Figure 13.

$$\kappa = \frac{t_{epi} + t_{sub}}{A_{chip}R_{chip}} \tag{1}$$

$$C_V = \frac{C_{chip}}{A_{chip}(t_{epi} + t_{sub})}$$
(2)

$$R_{tot} = \left(R_{ch} + R_{sp} + R_d + R_{sub}\right)/m \tag{3}$$

$$C_{tot} = \left(C_{ch} + C_{sp} + C_d + C_{sub}\right)m\tag{4}$$



**Figure 13.** The current paths in a calculation cell of the three devices, which is divided into four parts (channel, spreading, drift and substrate), as labeled with different colors.

The thermal resistance and capacitance extracted in Figure 11 should be modified according to the current path shown in Figure 13, before being imported into the RC model to calculate the transfer function. The current path shown can be divided into four parts (the channel part, the spreading part, the drift part and the substrate part). The thermal resistance and capacitance of each part in one calculation cell of the three devices can be calculated by the equations shown in the Appendix B. The thermal conductivity and the specific volumetric heat capacity of the chip can be calculated by Equation (1) and (2); the total thermal resistance and capacitance of the chip can be calculated by Equation (3) and (4). The modified thermal impedance data are shown in Figure 14. Compared with the results in Figure 11, the thermal resistance of the chip has risen by 58%, 47% and 36%, respectively; the thermal capacitance has decreased by 36%, 31%, and 27%, respectively. Although the current non-uniformity increases the chip's thermal resistance, the total thermal resistance of Device 1 is still the lowest.



Figure 14. The modified thermal resistance and capacitance of each material layer of the three devices.

Based on the presented thermal RC model, which considers the current distribution non-uniformity effects, the calculated junction temperatures during the surge process of the three devices are shown in Figure 15a-c, as well as the surge heating power of each surge test. The waveforms of the heating power and the junction temperature are all unimodal pulses, while the peak junction temperature  $(T_{i,max})$  appears at t = 5-6 ms, which is 1–2.5 ms later than the heating power peak. The  $T_{i,max}$  and the surge energy density at different surge currents are summarized in Figure 15d. Owing to its excellent thermal design, the  $T_{i,max}$  of Device 1 is lower than Devices 2 and 3 at any surge current, despite the fact that it dissipates the highest joule heat per unit area. The failure of Devices 2 and 3 happened when the junction temperature reached the aluminum melting point (660 °C), indicating that the melting of the anode electrode is the main reason for the devices' failure [23–26]. As a comparison between the traditional and the advanced thermal RC models, the peak junction temperatures of the three devices calculated by the original thermal impedance (shown in Figure 11) are also plotted together with those demonstrated in Figure 15d (i.e., calculated by the modified thermal impedance shown in Figure 14), as shown in Figure 15e. It is obvious that the peak junction temperature calculated by the original thermal impedance is greatly underestimated, by about 100 °C for the three devices. None of the three devices experienced a peak junction temperature higher than the aluminum melting point at the last surge test, which is contrary to the fact that the device failed in this test. Thus, the necessity of the application of the advanced thermal RC model was verified.

The melting of the anode electrode was also confirmed by the device decap microscopic photos of surge untested and tested devices, as shown in Figure 16. Compared with the untested device (Figure 16a), the anode metal of the surge-destroyed device (Figure 16b) showed a clear circular melting imprint around the boding wire. As for Devices 2 and 3, the advanced thermal RC model gave accurate junction temperature results consistent with the experimental facts. However, the peak junction temperature of Device 1 at failure was much lower than 660 °C, implying that some secondary effects should be considered, which is beyond the capability of the one-dimensional compact RC model.



Figure 15. Cont.





**Figure 15.** (**a**–**c**) The junction temperature and surge heating power of the three devices during the surge tests in Section 2.3, calculated by importing the thermal parameters in Figure 14 into the compact RC model. (**d**) The peak junction temperature and the surge energy density during the surge tests of the three devices. (**e**) The comparison of the peak junction temperature, calculated by the modified thermal impedance in Figure 14 and by the original thermal impedance in Figure 11 of the three devices.



**Figure 16.** The decap microscopic photos of the devices without and with surge current tests. (**a**) The device is fresh, without any test or measurement, and the anode metal remains intact. (**b**) The device failed during the surge test, and the melting of the anode metal could be observed.

#### 4.3. Analysis

Device 1 achieved a higher bipolar conduction capability than the other two devices by possessing the thinnest substrate and the hexagon layout design with large P+ dots. Although the simulation results in Figure 5 show that, for all the devices, only a small part of the total current is conducted by the P+ regions, the large P+ dots in Device 1 turn on at a relatively lower current, and undertake a higher percentage current than the other two devices. It also has the lowest junction-to-case thermal resistance, even if the high current distribution non-uniformity is considered. Thus, the surge current generating

heat and the junction temperature could both be kept low, and a higher surge current capability could be achieved. The device failure mechanism during the surge process was verified by the junction temperature calculation results of Devices 2 and 3, while those of Device 1 deviated somehow from our expectation. A one-dimensional compact RC model with constant thermal resistance and capacitance may not be qualified enough to handle the situation of Device 1, in which the complicated hexagon cell may introduce some secondary effect, which deserves future research.

## 5. Conclusions

A comparative study of three commercial 1200 V/5 A MPS diodes from both electrical and thermal considerations was conducted in this paper. The structural parameters and layout designs of the three devices were measured and extracted. The simulated low current forward characteristics based on the design parameters were consistent with the measured ones, indicating their credibility and laying the foundation of the following analysis. The measured high current forward characteristics demonstrated the high current conduction advantage of Device 1, which had a hexagonal layout design and a thinner substrate. The bipolar on-resistance and specific on-resistance of Device 1 stay the lowest among the three devices, which means that the surge current generating heat could be minimized. This accords with the electrical aspects in order to increase the surge current capability mentioned in the introduction. The surge current capability of the three devices was tested under a 10 ms-long half-sinusoidal current pulse. The three devices have quite similar surge capability, while Device 1 has a ~60% higher surge capability density than the other two devices, indicating that Device 1 has achieved the same surge capability with a smaller chip size. The thermal impedance of the three devices was measured, and the thermal resistance and capacitance of each material layer of the package were extracted. While the three devices have basically the same thermal capacitance, Device 1 has the lowest thermal resistance due to its lower chip and solder thermal resistance. The current non-uniformity effects during the surge tests were considered, and the thermal resistance/capacitance was modified accordingly for each device. The modified thermal resistance of Device 1 is the lowest. Thus, even though Device 1 dissipates the highest surge energy density during the surge tests due to its smallest chip size, its junction temperature stays lowest at the same surge current when compared to the other two devices, indicating its excellent thermal design. This accords with the aforementioned thermal aspects to increase the surge current capability. The melting of the aluminum layer was observed by microscope after device decap, which verified the surge failure mechanism i.e., anode metal melting. The failure junction temperature was calculated to be 660 °C, which is close to the aluminum melting point. Thus, the accuracy of the proposed thermal RC model, with consideration of current distribution non-uniformity, was verified. In a word, a combination of good electrical and thermal design is able to increase the surge current capability of MPS diodes significantly.

**Supplementary Materials:** The following are available online at http://www.mdpi.com/1996-1944/13/11/2669/s1, Figure S1: The simulated static forward characteristics, with unipolar and bipolar current plotted separately, of (a) Device 1, (c) Device 2, and (e) Device 3 at T = 25-600 °C. The percentage of unipolar and bipolar current in total current of (b) Device 1, (d) Device 2, and (f) Device 3, extracted from (a), (c) and (e), Figure S2: Voltage waveforms and I-V trajectories of the three devices during the surge current tests: (a,b) for Device 1, (c,d) for Device 2, and (e,f) for Device 3, Figure S3: (a) The structure functions of the three devices. The junction-to-case thermal impedance could be determined by the bifurcation point of the solid and dashed lines. The zoomed-in structure function and its derivative of (b) Device 1, (c) Device 2, and (d) Device 3, as well as the extracted thermal resistance and capacitance of each layer, Figure S4: The heat paths inside the chip, the solder, and the copper plate of the device during (a) the thermal impedance measurement and (b) the surge process.

Author Contributions: Conceptualization, N.R., Q.G. and K.S.; Data curation, J.W. and N.R.; Formal analysis, J.W. and N.R.; Funding acquisition, K.S.; Investigation, J.W.; Methodology, N.R. and Q.G.; Project administration, N.R. and Q.G.; Resources, Q.G. and K.S.; Software, J.W.; Supervision, K.S.; Validation, N.R. and Q.G.; Visualization, J.W.; Writing—original draft, J.W.; Writing—review & editing, J.W. and N.R. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by grants from the National Key Research and Development Program of China (2018YFB0905700), the National Natural Science Foundation of China (U1766222, 51777187) and the Power Electronics Science and Education Development Program of Delta Group (DREG2018004).

**Acknowledgments:** The authors (Jiupeng Wu, Na Ren, Qing Guo, and Kuang Sheng) thank the Technology Innovation and Training Center, Polytechnic Institute, Zhejiang University, Hangzhou, Zhejiang Province, China for providing the Mentor Graphics Power Tester 1500A thermal impedance measurement equipment. The authors also thank Infineon Technologies for providing the device samples.

Conflicts of Interest: The authors declare no conflict of interest.

#### Appendix A

The epitaxy layer thickness was estimated by its breakdown voltage. The dependence of the breakdown voltage (*BV*) on the epitaxy layer thickness ( $t_{epi}$ ) and doping concentration ( $N_{epi}$ ) was acquired by simulation, as shown in Figure A1a. The reverse I–V characteristics of the three devices were measured by the curve tracer Tektronix B371, as shown in Figure A1b. The avalanche *BV* of Device 1, 2, and 3 could be read out as 1460 V, 1480 V and 1850 V, respectively. According to Figure A1a, the  $N_{epi}$  of Devices 1 or 3 should not be higher than  $1 \times 10^{16}$  cm<sup>-3</sup>, and that of Device 2 should not be higher than  $8 \times 10^{15}$  cm<sup>-3</sup>. Thus, the  $t_{epi}$  range which satisfies these breakdown voltages can be estimated as 7.5–8.5 µm for Devices 1 or 3, and 10.0–12.5 µm for Device 2.



**Figure A1.** (a) The dependence of the breakdown voltage (*BV*) on the epitaxy layer thickness ( $t_{epi}$ ) and doping concentration ( $N_{epi}$ ) by simulation. (b) The measured reverse I–V characteristics, (c) the measured capacitance–voltage (C-V) characteristics, and (d) the 1/C<sup>2</sup>-V curves of the three devices. The inset in (d) shows the extension of the depletion region as the reverse bias voltage ( $V_R$ ) increases.

The doping concentration can be estimated by the capacitance–voltage (C-V) characteristics of the device. According to the theory of the abrupt P+N junction (almost the same as the Schottky junction), the reverse of the square of the capacitance  $(1/C^2)$  and the reverse bias voltage ( $V_R$ ) satisfy

$$\frac{1}{C^2(V_R)} = \frac{2}{qA^2 \varepsilon N_{epi}} \times V_R \tag{A1}$$

where *A* is the area of the junction. Thus,  $1/C^2$  depends linearly on  $V_R$ . Donate the slope of the  $1/C^2$ -V curves as  $\eta$ , and  $N_{evi}$  can be calculated as

$$N_{epi} = \frac{2}{qA^2 \varepsilon \eta} \tag{A2}$$

The C–V characteristics of the three devices were measured by the curve tracer Agilent B1505A, as shown in Figure A1c. The  $1/C^2$ -V curves are shown in Figure A1d. The slope of the  $1/C^2$ -V curve decreases to near zero when the epitaxy layer depletes completely. Since the P+ regions in the active region of the real device make the C–V and  $1/C^2$ –V curves deviate from those of the ideal parallel junction, it is recommended to use the part of the  $1/C^2$ -V curve which is near the complete depletion point. Considering that the depletion region extends under the termination region as  $V_R$  increases during the C–V characteristic measurement (as shown by the inset in Figure A1d), the junction area A in Equation (A2) should be the device area instead of the active area. The device area of Devices 1, 2 and 3 are  $2.07 \text{ mm}^2$ ,  $2.90 \text{ mm}^2$  and  $2.60 \text{ mm}^2$ , respectively. The calculated doping concentration of Devices 1, 2 and 3 are  $5.7 \times 10^{15}$  cm<sup>-3</sup>,  $5.4 \times 10^{15}$  cm<sup>-3</sup> and  $6.9 \times 10^{15}$  cm<sup>-3</sup>, respectively. Considering all the secondary effects that make the C–V characteristics deviate from the ideal parallel junction, these calculated doping concentrations are only approximate values. By rechecking Figure A1a, it can be estimated that the doping concentrations/thicknesses of the three devices are  $(6-7) \times 10^{15}$  cm<sup>-3</sup>/8  $\mu$ m,  $(6-7) \times 10^{15}$  cm<sup>-3</sup>/12 µm and  $(6-7) \times 10^{15}$  cm<sup>-3</sup>/8 µm, respectively. More accurate values could be obtained by adjusting the *t<sub>evi</sub>* and *N<sub>evi</sub>* of the simulation structures shown in Figure 2 in the main text, until the simulated I–V curves match the measured ones, as shown in Figure 4 in the main text.

### Appendix B

The thermal resistance and capacitance of the channel part, the spreading part, the drift part and the substrate part in one calculation cell of the three devices can be calculated by the following equations, which are derived with the method proposed in [42,43]. Equations (A3)–(A5) are for Device 1, 2 and 3, respectively.

$$\begin{aligned} A_{ch} &= \pi \Big[ (W_1 + S_1)^2 - W_1^2 \Big] \\ &+ \pi \Big[ (W_1 + S_1 + W_2 + S_2)^2 - (W_1 + S_1 + W_2)^2 \Big] \\ &+ \pi \Big[ (W_1 + S_1 + W_2 + S_2 + W_3 + S_3)^2 - (W_1 + S_1 + W_2 + W_2 + S_2 + W_3)^2 \Big] \\ A_{sp}(y) &= \pi \Big[ (W_1 + S_1 + y \tan \theta)^2 - (W_1 - y \tan \theta)^2 \Big] \\ &+ \pi \Big[ (W_1 + S_1 + W_2 + S_2 + y \tan \theta)^2 - (W_1 + S_1 + W_2 - y \tan \theta)^2 \Big] \\ &+ \pi \Big[ (W_1 + S_1 + W_2 + S_2 + W_3 + S_3)^2 - (W_1 + S_1 + W_2 + W_2 + S_2 + W_3 - y \tan \theta)^2 \Big] \\ A_d(y) &= \pi \Big[ (W_1 + S_1 + W_2 + S_2 + W_3 + S_3)^2 - (W_1 - y \tan \theta)^2 \Big] \\ A_d(y) &= \pi \Big[ (W_1 + S_1 + W_2 + S_2 + W_3 + S_3)^2 - (W_1 - y \tan \theta)^2 \Big] \\ R_{ch} &= \frac{t_p}{\kappa A_{ch}} \\ R_{sp} &= \frac{1}{\kappa} \int_{0}^{\frac{W_2}{2 \tan \theta}} \frac{dy}{A_{sp}(y)} \\ R_d &= \frac{1}{\kappa} \int_{0}^{\frac{t_{cpi}}{2 \tan \theta}} \frac{dy}{A_{d(y)}} \\ C_d &= C_V \int_{0}^{\frac{t_{cpi}}{2 \tan \theta}} A_{sp}(y) dy \\ R_{sub} &= \frac{t_{sub}}{\kappa \pi (W_1 + S_1 + W_2 + S_2 + W_3 + S_3)^2} \\ C_{sub} &= C_V \pi t_{sub} (W_1 + S_1 + W_2 + S_2 + W_3 + S_3)^2 \end{aligned}$$

$$\begin{cases}
A_{ch} = (W+S)(W+S+z) - \left(Wz + \frac{\pi W^2}{4}\right) \\
A_{sp}(y) = (W+S)(W+S+z) - (W-y\tan\theta)z - \frac{\pi (W-y\tan\theta)^2}{4} \\
R_{ch} = \frac{t_p}{\kappa A_{ch}} & C_{ch} = C_V A_{ch} t_p \\
R_{sp} = \frac{1}{\kappa} \int_0^{\frac{W}{\tan\theta}} \frac{dy}{A_{sp}(y)} & C_{sp} = C_V \int_0^{\frac{W}{\tan\theta}} A_{sp}(y) dy \\
R_d = \frac{t_{epi} - t_p - \frac{W}{\tan\theta}}{\kappa (W+S)(z+S+W)} & C_d = C_V (t-t_p - \frac{W}{\tan\theta}) (W+S)(z+S+W) \\
R_{sub} = \frac{t_p}{\kappa (W+S)(z+S+W)} & C_{sub} = C_V (W+S)(z+S+W) t_{sub} \\
\begin{cases}
R_{ch} = \frac{t_p}{\kappa Sz} & C_{ch} = C_V Szt_p \\
R_{sp} = \frac{1}{\kappa z} \int_0^{\frac{W}{\tan\theta}} \frac{dy}{(y\tan\theta+S)} & C_s = C_V z \int_0^{\frac{W}{\tan\theta}} (y\tan\theta+S) dy \\
R_d = \frac{t_{epi} - t_p - \frac{W}{\tan\theta}}{\kappa (W+S)z} & C_d = C_V (t_{epi} - t_p - \frac{W}{\tan\theta}) (W+S)z \\
R_{sub} = \frac{t_{sub}}{\kappa (W+S)z} & C_{sub} = C_V (W+S)zt_{sub}
\end{cases}$$
(A4)
(A4)

## References

- 1. Singh, R.; Cooper, J.A.; Melloch, M.R.; Chow, T.P.; Palmour, J.W. SiC power Schottky and PiN diodes. *IEEE Trans. Electron Dev.* **2002**, *49*, 665–672. [CrossRef]
- Morisette, D.T.; Cooper, J.A.; Melloch, M.R.; Dolny, G.M.; Shenoy, P.M.; Zafrani, M.; Gladish, J. Static and dynamic characterization of large-area high-current-density SiC Schottky diodes. *IEEE Trans. Electron Dev.* 2001, 48, 349–352. [CrossRef]
- 3. Bjoerk, F.; Hancock, J.; Treu, M.; Rupp, R.; Reimann, T. 2nd generation 600V SiC Schottky diodes use merged pn/Schottky structure for surge overload protection. In Proceedings of the 21th Annual IEEE Applied Power Electronics Conference and Exposition (APEC' 06), Dallas, TX, USA, 19–23 March 2006. [CrossRef]
- 4. Lutz, J.; Baburske, R. Some aspects on ruggedness of SiC power devices. *Microelectron. Reliab.* **2014**, *54*, 49–56. [CrossRef]
- 5. Kimoto, T.; Yamada, K.; Niwa, H.; Suda, J. Promise and challenges of high-voltage SiC bipolar power devices. *Energies* **2016**, *9*, 908. [CrossRef]
- Kimoto, T.; Niwa, H.; Kaji, N.; Kobayashi, T.; Zhao, Y.; Mori, S.; Aketa, M. Progress and future challenges of SiC power devices and process technology. In Proceedings of the IEEE International Electron Devices Meeting (IEDM), San Francisco, CA, USA, 2–6 December 2017; pp. 9.5.1–9.5.4. [CrossRef]
- Friedrichs, P. SiC based power semiconductor in applications aspects and prospects. In Proceedings of the International Power Electronics Conference (IPEC-Niigata 2018—ECCE Asia), Niigata, Japan, 20–24 May 2018; pp. 3584–3587. [CrossRef]
- 8. Rupp, R.; Treu, M.; Voss, S.; Bjork, F.; Reimann, T. 2nd generation SiC Schottky diodes: A new benchmark in SiC device ruggedness. In Proceedings of the International Symposium on Power Semiconductor Devices and IC's (ISPSD), Naples, Italy, 4–8 June 2006; pp. 1–4. [CrossRef]
- Rupp, R.; Gerlach, R.; Kabakow, A.; Schörner, R.; Hecht, C.; Elpelt, R.; Draghici, M. Avalanche behaviour and its temperature dependence of commercial SiC MPS diodes: Influence of design and voltage class. In Proceedings of the International Symposium on Power Semiconductor Devices and IC's (ISPSD), Waikoloa, HI, USA, 15–19 June 2014; pp. 67–70. [CrossRef]
- Palanisamy, S.; Kowalsky, J.; Lutz, J.; Basler, T.; Rupp, R.; Moazzami-Fallah, J. Repetitive surge current test of SiC MPS diode with load in bipolar regime. In Proceedings of the International Symposium on Power Semiconductor Devices and IC's (ISPSD), Chicago, IL, USA, 13–17 May 2018; pp. 367–370. [CrossRef]
- Banu, V.; Soler, V.; Montserrat, J.; Millán, J.; Godignon, P. Power cycling analysis method for high-voltage SiC diodes. *Microelectron. Reliab.* 2016, 64, 429–433. [CrossRef]
- 12. Friedrichs, P. SiC power devices as enabler for high power density aspects and prospects. *Mater. Sci. Forum* **2014**, 778–780, 1104–1109. [CrossRef]
- 13. Draghici, M.; Rupp, R.; Gerlach, R.; Zippelius, B. A new 1200V SiC MPS diode with improved performance and ruggedness. *Mater. Sci. Forum* 2015, *821–823*, 608–611. [CrossRef]
- 14. Elpelt, R.; Draghici, M.; Gerlach, R.; Rupp, R.; Schörner, R. SiC MPS devices: One etep closer to the ideal diode. *Mater. Sci. Forum* **2018**, *924*, 609–612. [CrossRef]

- Hefner, A.; Berning, D.; Lai, J.S.; Liu, C.; Singh, R. Silicon carbide merged PiN Schottky diode switching characteristics and evaluation for power supply applications. In Proceedings of the Conference Record of the 2000 IEEE Industry Applications Conference. Thirty-Fifth IAS Annual Meeting and World Conference on Industrial Applications of Electrical Energy (Cat. No.00CH37129), Rome, Italy, 8–12 October 2000; pp. 2948–2954. [CrossRef]
- 16. Huang, Y.; Wachutka, G. Comparative study of contact topographies of 4.5kV SiC MPS diodes for optimizing the forward characteristics. In Proceedings of the International Conference on Simulation of Semiconductor Processes and Devices (SISPAD), Nuremberg, Germany, 6–8 September 2016; pp. 117–120. [CrossRef]
- 17. Park, J.; Park, K.; Won, J.; Kim, K.; Koo, S.; Kim, S.; Mun, J. Control of pn-junction turn-on voltage in 4H-SiC merged PiN Schottky diode. *Appl. Phys. Lett.* **2017**, *110*, 142103. [CrossRef]
- 18. Huang, Y.; Erlbacher, T.; Buettner, J.; Wachutka, G. A trade-off between nominal forward current density and surge current capability for 4.5kV SiC MPS diodes. In Proceedings of the 28th International Symposium on Power Semiconductor Devices and ICs (ISPSD), Prague, Czech, 12–16 June 2016; pp. 63–66. [CrossRef]
- 19. Sharma, R.K.; Hazdra, P.; Popelka, S.; Mihaila, A.; Bartolf, H. Optimization of 1700V 4H-SiC JBS diode parameters. *Mater. Sci. Forum* **2016**, *858*, 782–785. [CrossRef]
- Banu, V.; Berthou, M.; Montserrat, J.; Jordà, X.; Godignon, P. Impact of layout on the surge current robustness of 1.2 KV SiC diodes. In Proceedings of the International Semiconductor Conference (CAS), Sinaia, Romania, 11–14 October 2017; pp. 147–150. [CrossRef]
- 21. Wu, J.; Ren, N.; Wang, H.; Sheng, K. 1.2-kV 4H-SiC merged PiN Schottky diode with improved surge current capability. *IEEE J. Emerg. Sel. Top. Power Electron.* **2019**, *7*, 1496–1504. [CrossRef]
- 22. Ren, N.; Wu, J.; Liu, L.; Sheng, K. Improving surge current capability of SiC merged PiN Schottky diode by adding plasma spreading layers. *IEEE Trans. Power Electron.* **2020**. (early access). [CrossRef]
- 23. Heinze, B.; Lutz, J.; Neumeister, M.; Rupp, R.; Holz, M. Surge current ruggedness of silicon carbide Schottky- and merged-PiN-Schottky diodes. In Proceedings of the 20th International Symposium on Power Semiconductor Devices and IC's, Orlando, FL, USA, 18–22 May 2008; pp. 245–248. [CrossRef]
- 24. Brunt, E.V.; Barbieri, T.; Barkley, A.; Solovey, J.; Richmond, J.; Hull, B. Surge current failure mechanisms in 4H-SiC JBS rectifiers. In Proceedings of the International Symposium on Power Semiconductor Devices and IC's (ISPSD), Chicago, IL, USA, 13–17 May 2018; pp. 415–418. [CrossRef]
- 25. Huang, X.; Wang, G.; Lee, M.C.; Huang, A.Q. Reliability of 4H-SiC SBD/JBS diodes under repetitive surge current stress. In Proceedings of the 2012 IEEE Energy Conversion Congress and Exposition (ECCE), Raleigh, NC, USA, 15–20 September 2012; pp. 2245–2248. [CrossRef]
- 26. Fichtner, S.; Frankeser, S.; Lutz, J.; Rupp, R.; Basler, T.; Gerlach, R. Ruggedness of 1200 V SiC MPS diodes. *Microelectron. Reliab.* **2015**, *55*, 1677–1681. [CrossRef]
- 27. Palanisamy, S.; Fichtner, S.; Lutz, J.; Basler, T.; Rupp, R. Various structures of 1200V SiC MPS diode models and their simulated surge current behavior in comparison to measurement. In Proceedings of the International Symposium on Power Semiconductor Devices and IC's (ISPSD), Prague, Czech Republic, 12–16 June 2016. [CrossRef]
- Palanisamy, S.; Yoganath, G.V.; Zeng, G.; Lutz, J.; Kowalsky, J.; Basler, T. Temperature determination of SiC MPS diodes during surge current event with measurement and simulation. In Proceedings of the 2019 21st European Conference on Power Electronics and Applications (EPE '19 ECCE Europe), Genova, Italy, 3–5 September 2019; pp. 1–9. [CrossRef]
- Zhong, W.; Tang, Y.; Li, C.; Chen, H.; Zhang, Y.; Bai, Y.; Liu, X. Electro-thermal analysis of 1.2 kV-100 A SiC JBS diodes under surge current stress. In Proceedings of the 2019 16th China International Forum on Solid State Lighting & 2019 International Forum on Wide Bandgap Semiconductors China (SSLChina: IFWS), Shenzhen, China, 25–27 November 2019; pp. 22–25. [CrossRef]
- 30. Starzak, Ł.; Stefanskyi, A.; Zubert, M.; Napieralski, A. Improvement of an electro-thermal model of SiC MPS diodes. *IET Power Electron.* **2018**, *11*, 660–667. [CrossRef]
- 31. Lakrim, A.; Tahri, D. SiC merged PiN and Schottky (MPS) power diodes electrothermal modeling in SPICE. *Int. J. Energy Power Eng.* **2014**, *8*, 1390–1394. [CrossRef]
- 32. Starzak, Ł.; Zubert, M.; Janicki, M.; Torzewicz, T.; Napieralska, M.; Jablonski, G.; Napieralski, A. Behavioral approach to SiC MPS diode electrothermal model generation. *IEEE Trans. Electron Dev.* **2013**, *60*, 630–638. [CrossRef]

- Du, Y.; Rodrigues, R.; Jiang, T. A measurement method to extract the transient junction temperature profile of power semiconductors at surge conditions. In Proceedings of the IEEE Energy Conversion Congress and Exposition (ECCE), Cincinnati, OH, USA, 1–5 October 2017; pp. 2512–2519. [CrossRef]
- 34. Bouguezzi, S.; Ayadi, M.; Ghariani, M. Developing a simple analytical thermal model for discrete semiconductor in operating condition. *Appl. Therm. Eng.* **2016**, *100*, 155–169. [CrossRef]
- 35. Rupp, R.; Gerlach, R.; Kabakow, A. Current distribution in the various functional areas of a 600 V SiC MPS diode in forward operation. *Mater. Sci. Forum* **2012**, *717–720*, 929–932. [CrossRef]
- Ruff, M.; Mitlehner, H.; Helbig, R. SiC devices: Physics and numerical simulation. *IEEE Trans. Electron Dev.* 1994, 41, 1040–1054. [CrossRef]
- 37. Li, H.; Wang, J.; Ren, N.; Xu, H.; Sheng, K. Investigation of 1200 V SiC MOSFETs' surge reliability. *Micromachines* **2019**, *10*, 485. [CrossRef] [PubMed]
- 38. JEDEC Standard JESD 51-14. *JEDEC Standard for Transient Dual Interface Test Method for the Measurement of the Thermal Resistance Junction to Case of Semiconductor Devices With Heat Flow Trough A Single Path;* Jedec Solid State Technology Association: Arlington, VA, USA, December 2010.
- Farkas, G.; Hara, T.; Rencz, M. 6-Thermal transient testing. In Wide Bandgap Power Semiconductor Packaging: Materials, Components, and Reliability, 1st ed.; Woodhead Publishing, Elsevier Ltd.: Duxford, UK, 2018. [CrossRef]
- 40. Luo, Y. Structure function based thermal resistance & thermal capacitance measurement for electronic system. In Proceedings of the 2010 IEEE CPMT Symposium Japan, Tokyo, Japan, 24–26 August 2010. [CrossRef]
- 41. Szekely, V.; Bien, T.V. Fine structure of heat flow path in semiconductor devices: A measurement and identification method. *Solid Slate Electron.* **1988**, *31*, 1363–1368. [CrossRef]
- 42. Zhu, L.; Chow, T.P. Analytical modeling of high-voltage 4H-SiC junction barrier Schottky (JBS) rectifiers. *IEEE Trans. Electron Dev.* **2008**, *55*, 1857–1863. [CrossRef]
- 43. Ren, N.; Wang, J.; Sheng, K. Design and experimental study of 4H-SiC trenched junction barrier Schottky diodes. *IEEE Trans. Electron Dev.* **2014**, *61*, 2459–2465. [CrossRef]



© 2020 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/).