



# Article Integrated Circuit of a Chua's System Based on the Integral-Differential Nonlinear Resistance with Multi-Path Voltage-Controlled Oscillator

Zhikui Duan <sup>1</sup>, Huosheng Li <sup>1,\*</sup>, Shaobo He <sup>2,\*</sup>, Yongxi Long <sup>1</sup>, Xinmei Yu <sup>1</sup> and Qingqing Ke <sup>3</sup>

- <sup>1</sup> School of Electronic Information Engineering, Foshan University, Foshan 528225, China; duanzhikui@fosu.edu.cn (Z.D.); 2112151039@stu.fosu.edu.cn (Y.L.); labxmyu@fosu.edu.cn (X.Y.)
- <sup>2</sup> School of Automation and Electronic Information, Xiangtan University, Xiangtan 411105, China
- <sup>3</sup> School of Microelectronics Science and Technology, Sun Yat-Sen University, Guangzhou 510275, China; keqingq@mail.sysu.edu.cn
- \* Correspondence: 2112151070@stu.fosu.edu.cn (H.L.); heshaobo@xtu.edu.cn (S.H.)

**Abstract**: In this paper, we present a fully integrated circuit without inductance implementing Chua's chaotic system. The circuit described in this study utilizes the SMIC 180 nm CMOS process and incorporates a multi-path voltage-controlled oscillator (VCO). The integral-differential nonlinear resistance is utilized as a variable impedance component in the circuit, constructed using discrete devices from a microelectronics standpoint. Meanwhile, the utilization of a multi-path voltage-controlled oscillator ensures the provision of an adequate oscillation frequency and a stable waveform for the chaotic circuit. The analysis focuses on the intricate and dynamic behaviors exhibited by the chaotic microelectronic circuit. The experimental findings indicate that the oscillation frequency of the VCO can be adjusted within a range of 198 MHz to 320 MHz by manipulating the applied voltage from 0 V to 1.8 V. The circuit operates within a 1.8 V environment, and exhibits power consumption, gain–bandwidth product (GBW), area, and Lyapunov exponent values of 1.0782 mW, 4.43 GHz, 0.0165 mm<sup>2</sup>, and 0.6435~1.0012, respectively. The aforementioned circuit design demonstrates the ability to generate chaotic behavior while also possessing the benefits of low power consumption, high frequency, and a compact size.

**Keywords:** Chua's circuit; voltage-controlled oscillator; operational transconductance amplifier; chaos

# 1. Introduction

Chaotic phenomena can be defined as the apparent lack of order and predictability in the motion of a deterministic system. A system, as described by deterministic theory, exhibits characteristics of uncertainty, irreproducibility, and unpredictability.

Three primary factors contribute to the occurrence of chaotic phenomena.

(1) Sensitive dependence on initial conditions, also known as chaotic attractors;

(2) Critical level, which refers to the threshold at which a nonlinear event takes place;(3) Fractal dimension, which signifies the integration of order and disorder [1].

Since the 1980s, when Leon O. Chua introduced the first third-order autonomous chaotic oscillator and conducted research on systems owning double scrolls [2,3], the study of design, dynamics analysis, and implementation of chaotic systems have received much attention from the researchers in the fields of nonlinear science and cryptography [4–10].

Owing to its simple circuit structure and physical feasibility, the Chua circuit has been widely recognized as a prototype for studying chaotic phenomena and other nonlinear systems. The circuit is composed of an inductor, a resistor, two capacitors, and a non-linear resistor. Until the present time, researchers have made substantial advancements in the investigation of Chua's chaotic systems. Madan [11] introduced Chua's circuit,



**Citation:** Duan, Z.; Li, H.; He, S.; Long, Y.; Yu, X.; Ke, Q. Integrated Circuit of a Chua's System Based on the Integral-Differential Nonlinear Resistance with Multi-Path Voltage-Controlled Oscillator. *Micromachines* **2024**, *15*, 401. https:// doi.org/10.3390/mi15030401

Academic Editor: Piero Malcovati

Received: 2 February 2024 Revised: 13 March 2024 Accepted: 14 March 2024 Published: 16 March 2024



**Copyright:** © 2024 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). a straightforward nonlinear electronic circuit design capable of demonstrating standard chaos theory behavior and exhibiting a multi-scroll chaotic phenomenon. Tang et al. [12] successfully generated a set of n-rolling attractors by employing a basic sine or cosine function, thereby demonstrating the occurrence of nine scrolls. Srisuchinwong et al. [13] employed a differential pair and a current mirror to fabricate a nonlinear resistor that exhibits characteristics akin to a Chua diode. Additionally, they integrated capacitance, inductance, and resistance to construct a Chua circuit. Meanwhile, the practical implementation of Chua's system in real circuits plays a crucial role in its application, and various techniques are utilized for this purpose. In Ref. [14], a five-scroll chaotic circuit was designed, utilizing a segmented linear comparator constructed with Floating Gate MOSFET (FGMOSFET). Furthermore, the structure of the comparator, which was constructed using FGMOSFET, was enhanced. In the aforementioned article [15], a total of nine simple chaotic flows characterized by quadratic nonlinearity and the unique attribute of line equilibrium were identified. Tahir et al. [16] proposed the construction of a novel non-equilibrium chaotic system incorporating a state feedback controller capable of utilizing a multi-wing butterfly attractor. Multi-direction, multi-double-scroll Chua's attractors can be generated by implementing pulsed excitation in all three dimensions of the relevant state variable [17]. Wang et al. [18] successfully produced multi-scroll attractors by incorporating memristors with a multi-piecewise continuous memductance function into Chua's circuit. In the study conducted by Karthikeyan et al. [19], a parametrically controlled approach was employed to generate multi-scroll Chua's attractors. Dai et al. [20] proposed a novel ternary fractal algorithm that expands the input sequences from two to three, resulting in a three-dimensional depiction of the chaotic attractor of a fractal transformation. The aforementioned study primarily examines the implementation of nonlinear resistors in a chaotic manner, including the utilization of multi-attractor chaotic implementation. However, limited emphasis is placed on the frequency generation aspect, with LC oscillators still being employed as the primary frequency generators. Zhang et al. [21] implemented a chaotic circuit using memristive discrete devices and FPGA to generate hyperchaotic phenomena. Valencia Ponce et al. [22] proposed a fractional-order chaotic-system-integrated circuit based on metaheuristic optimization. Wang et al. [23] proposed the implementation of two new five-element chaotic circuit structures using nonlinear circuits to control nonlinearity in 2023. In the same year, a numerical calculation method was used to study the hidden Cai's attractor, and detailed system construction and equilibrium calculation were carried out, resulting in the visualization of the local attraction domain of a new multi-fold hidden Cai's attractor [24]. The following year, a memristor was proposed to replace the Zea diode in the Zea circuit, enriching the circuit structure of the Zea circuit family [25]. Wu et al. [26] reported a new fractional-order Chua's system with arctan function and an algorithm for determining the initial value of fractional-order hidden attractors. The DSP experimental results showed that the system can produce a pair of coexisting fractional-order hidden attractors, and the experimental results were consistent with the numerical simulation results. It verified the effectiveness of the presented methods and shows the potential engineering application value of the proposed Chua's system. Zhao et al. [27] designed fully-fixed-point digital integrated circuits of discrete memristive systems with very low circuit area cost where the two-stage pipeline and multi-cycle architecture are employed. It provides the foundation for further applications of the discrete memristor and discrete memristor chaotic systems.

Chua's circuit exhibits a straightforward circuit structure and is made physically feasible through the utilization of discrete components. In the domain of integration, the implementation process encounters difficulties primarily attributed to the LC oscillator [28]. Although the LC oscillator circuit employed in the circuit exhibits superior noise and frequency characteristics and is capable of achieving a high quality factor, it is accompanied by certain drawbacks such as occupying a significant amount of space, consuming high power, and exhibiting low output stability during design and application. These limitations contribute to increased chip design costs and reduced service life [29].

Eken et al. [30] provide a description of the design of voltage-controlled ring oscillators with three and nine stages capable of operating at frequencies up to 5.9 GHz. Increased switching speed and noise parameters have been observed. The voltage-controlled oscillator (VCO) discussed in the article [31] employs a CMOS current-mode logic stage to modify the dominant pole. This modification is performed to enhance the frequency response and enable the VCO to achieve higher oscillation frequencies when implementing a ring oscillator structure. Stadelmayer et al. [32] presented a comprehensive study on a broadband low-power synthesizer. The synthesizer is based on an eight-stage differential ring oscillator (RO) regulated by a Phase-Locked Loop (PLL). The authors successfully achieved a duty cycle close to 50% and ensured the same time delay for all RO stages.

In conclusion, it is possible to substitute the LC oscillator in Chua's chaotic circuit with a VCO. This paper presents a novel approach utilizing CMOS technology to construct a multi-path VCO [33,34]. The proposed method aims to achieve a comparable performance to the LC oscillator circuit while also enabling the integration of discrete devices into the circuit [35]. The aforementioned solution addresses the limitations of the LC oscillator circuit while also enabling multi-segment output and expanding the tuning range within the realm of integration. The utilization of a VCO in lieu of an LC oscillator for the purpose of integrating Chua's chaotic circuits not only results in a reduction in circuit size, but also broadens the range of applications, enhances circuit performance, and stimulates the advancement and investigation of integrated chaotic circuits. This approach effectively addresses the existing void in the field of integrated chaotic circuits.

The subsequent sections of this paper are structured in the following manner. Section 2 presents the construction of the conventional Chua circuit and the novel chaotic circuit's construction without inductance and its mathematical model. Section 3 provides a comprehensive description of the design, principle, and all modules of the integrated chaotic circuit proposed in this research paper. Next, Section 4 presents the layout design and simulation results of the integrated chaotic circuit. Finally, the paper is concluded in Section 5.

## 2. The Proposed Chaotic Circuit

# 2.1. Structure of the Chua's Chaotic Circuit

To demonstrate the presence of chaos in a self-excited circuit constructed using discrete components, it is necessary to satisfy three specific criteria [36]:

- (1) One or more nonlinear components are required;
- (2) One or more edge resistors are required;
- (3) Three or more energy storage devices are required.

Chua's circuit, which is referred to as "the paradigm of the chaotic circuit" [11], is the most basic chaotic circuit that fulfills the aforementioned conditions and demonstrates chaotic behavior. As depicted in Figure 1, Chua's circuit incorporates an energy storage system comprising two capacitors, namely,  $C_1$  and  $C_2$ , as well as an inductor L. These components are interconnected and coupled through an active resistor R. At the right side of the circuit, there is a nonlinear resistor denoted as  $R_N$ , also known as a Chua diode. This component is composed of three resistors and an operational transconductance amplifier (OTA).



Figure 1. Typical Chua's circuit.

#### 2.2. Design of Chua's Circuit without Inductance

We propose a new integrated chaotic circuit to implement Chua's chaos without inductance and present the corresponding results in Figure 2. The new integrated chaotic circuit consists of a VCO and integral differential nonlinear resistors, which are coupled

together through capacitance and resistance. The VCO is used to replace the original LC oscillator. The integral differential nonlinear resistance replaces the original Chua's diode, and provides new variables to replace inductance variables.

The VCO presented in this study serves as a substitute for the inductance component in the conventional Chua circuit, yielding a comparable performance to that of the LC oscillator circuit. The proposed solution not only addresses the limitations of LC circuits, but also introduces a significant feature by enabling precise measurement of circuit delays and characterization of circuit aging. The VCO serves the purpose of creating signal delay, and it should be noted that the rate at which the capacitor  $C_2$  receives the signal may vary, potentially resulting in the generation of oscillation. Meanwhile, the circuit contains two unstable points that interact with each other in order to achieve a balanced state, resulting in the production of a stable chaotic image. The introduction of  $C_1$  results in the presence of an unstable point. Additionally, the nonlinear resistor  $R_N$  delivers a continuous signal to the circuit. The negative impedance of  $R_N$  induces oscillation in the circuit, and the inclusion of resistor R serves to interconnect the two circuit components, thereby creating a fully integrated dual-delay VCO chaotic circuit.



Figure 2. Fully integrated multi-path VCO chaotic circuit.

According to Figure 2, the state equation of the circuit can be expressed as follows:

$$\begin{cases} \dot{X} = \frac{1}{R_N C_1} Z + f(Z) \\ \dot{Y} = \frac{1}{R_{XY} C_{osc}} X + (\frac{1}{R_{XY} C_{osc}} + \frac{1}{R_{osc} C_{osc}}) Y \\ \dot{Z} = \frac{1}{R_N C_1} Z \end{cases}$$
(1)

The output voltage of the oscillator, denoted as X ( $V_{Xout}$ ), and the voltage on the capacitor  $C_{osc}$ , which is used instead of  $C_2$  in Chua's circuit, are represented in the X-axis output. The voltage ( $V_{Xout}$ ), connected in series between resistor  $R_{XY}$  and capacitor  $C_0$ , serves as the Y-axis output and is used instead of R and  $C_1$  in Chua's circuit, denoted as Y ( $V_{Yout}$ ). Then, the voltage ( $V_{Yout}$ ), connected in series between  $C_0$  and the nonlinear resistor, serves as the Z-axis output, denoted as Z. The function  $f_{(Z)}$  is dependent on the nonlinear resistance, while the resistance  $R_{osc}$  and  $C_{osc}$  represent the internal resistance equivalent to the oscillator. The function  $f_{(Z)}$  is defined as follows:

$$f_{(Z)} = \frac{R_3 - R_N}{R_0 R_4} Z + k(\frac{R_3 - R_N}{R_0 R_4} - \frac{1}{R_0} + \frac{1}{R_3 + R_N})(Z - |Z - E|)$$
(2)

The resistance network  $R_N$  is composed of OTA2,  $C_1$ ,  $R_1$ , and  $R_2$ , while E represents the saturated output voltage of OTA.

The primary obstacle faced by this design is the utilization of advanced integrated circuit technology to arrange these circuits on a solitary Integrated Chip (IC) in order to fulfill criteria such as a broad output frequency range and minimal power consumption. Compared to LC oscillator circuits, VCOs designed using complementary metal–oxide–semiconductor (CMOS) technology provide several advantages. These include a wide frequency range, lower power consumption, a compact layout area, and a stable output.

The level of phase noise present in the output oscillation frequency is contingent upon the value of the VCO gain, denoted as  $K_{VCO}$ . The output frequency of the VCO can be adjusted by manipulating the delay time of the delay stage. The control delay time can be modified by manipulating the control voltage, denoted as  $V_C$ . In summary, the VCO is capable of adjusting its output frequency based on the applied voltage. It is then integrated into Chua's circuit to generate chaotic phenomena.

In addition, the original LC oscillator was replaced by a VCO, and the state equation of the Chua's system lacks the expression of inductance, requiring the introduction of new variables for replacement. Therefore, an integral-differential nonlinear resistance was proposed. By adding capacitors to the appropriate portion of the nonlinear resistor, the substitution of inductance for the Chua's system can be achieved.

## 3. Further Explanation of the Basic Circuits

#### 3.1. Proposal for Voltage-Controlled Oscillator in Integrated Chaotic Circuits

Figure 3 depicts the comprehensive circuit of the voltage-controlled oscillator (VCO) proposed in this research. The VCO comprises three five-stage loops and one seven-stage loop, which are constructed using inverters, variable capacitors, and XNOR as fundamental components. As depicted in the diagram, the seven-stage loop represents the slowest loop configuration, consisting of seven delay units. The system consists of one MOS tube and a five-stage loop, which is comprised of five delay units and one XNOR.



Figure 3. Multi-path voltage-controlled oscillator.

Figure 4 depicts the fundamental delay unit of the VCO proposed in this research. This unit is comprised of inverters and variable capacitors. Figure 5 depicts a XNOR circuit, which serves as the feedback mechanism for the VCO.



Figure 4. The basic delay unit.



Figure 5. The feedback circuit.

The phase noise in the output oscillation frequency of the multi-path VCO is contingent upon its gain, denoted as  $K_{VCO}$ . As the voltage-controlled oscillator (VCO) constant, denoted as  $K_{VCO}$ , decreases, there is an increase in the phase noise performance. The tuning range of the VCO will decrease as a consequence. To modulate the frequency of oscillation, the control voltage ( $V_{c1}$ ) can be applied to the gates of the feedback PMOS in the sevenstage loop. The PMOS transistors serve as resistances, and the control voltage ( $V_{c2}$ ) can be utilized to apply a variable capacitance. When the voltage, denoted as  $V_{c1}$ , increases, the resistance also increases, along with the parasitic capacitance. Consequently, the delay constant increases, leading to a decrease in the output oscillation frequency. Conversely, when the voltage decreases, the resistance, parasitic capacitance, delay constant, and output oscillation frequency exhibit the opposite behavior. Additionally, as the voltage  $V_{c2}$ increases, the equivalent capacitance also increases, resulting in an increase in the delay constant and a decrease in the output oscillation frequency. Conversely, when the voltage decreases, the equivalent capacitance decreases, leading to a decrease in the delay constant and a decrease in the output oscillation frequency. Conversely, when the voltage decreases, the equivalent capacitance decreases, leading to a decrease in the delay constant and a nincrease in the output oscillation frequency. Conversely, when the voltage decreases, the equivalent capacitance decreases, leading to a decrease in the delay constant and an increase in the output oscillation frequency.

The gain of the delay cells and the output frequency of the control voltage ( $V_c$ ) can be mathematically represented as follows [37]:

ł

$$f'_{out} = f_0 + K_{VCO} V_C,$$
 (3)

and

$$K_{VCO} = \frac{f'_{max} - f'_{min}}{V_{max} - V_{min}}.$$
 (4)

The symbol  $f_0$  represents the output frequency. When the control voltage  $V_c$  is equal to zero, the difference between the maximum and minimum values of  $V_c$  ( $V_{max} - V_{min}$ ) represents the range of variation. Additionally, K denotes a constant value. It is evident from the equation that a significant value of  $K_{VCO}$  can be achieved, enabling precise control over the output frequency by manipulating a small variation in the voltage  $V_c$ . The characteristics of MOSFETs exhibit significant variations across different wafers. To mitigate challenges in circuit design, process engineers strive to ensure that device performance falls within a specified range. Roughly speaking, the expected parameter variation is tightly controlled within the maximum range that the chip's performance envelope can tolerate. The range of performance typically provided to the designer is referred to as a "Process Corner". Figure 6 illustrates the KVCO achieved through the simultaneous adjustment of VC1 and the fixation of VC2. As depicted in Figure 6, the three curves FF (blue), TT (red), and SS (yellow) correspond to Fast NMOS Fast PMOS, Typical NMOS Typical PMOS, and Slow NMOS Slow PMOS, respectively. In addition to the aforementioned three corners, it is also necessary for the three curves (FF, TT, SS) depicted in the figure to satisfy the requirements of voltage and temperature in order to establish PVT (process, voltage, temperature) conditions. The voltages are 1.8 V with a tolerance of +10%, 1.8 V, and 1.8 V with a tolerance of -10%, respectively. The recorded temperatures were -20 °C, 25 °C, and 80 °C, respectively.



Figure 6. K<sub>VCO</sub> curves under different PVT processes.

Figure 7 illustrates the experimental results obtained from the output ports of the voltage-controlled oscillator (VCO) under the conditions where VDD and Vc are set to 1.8 V, where the output oscillation frequency is 32 MHz. Table 1 presents the dimensions of the CMOS that comprises the multi-path VCO element. The VCO circuit demonstrates several advantages, such as stability, high output frequency, and multi-stage output achievement.



Figure 7. The output curve of voltage-controlled oscillators.

| Table 1. | The size | of the | VCO's | basic e | lements. |
|----------|----------|--------|-------|---------|----------|
|          |          |        |       |         |          |

| Element    | Transistor | Size (W/L (µm)) | Transistor | Size (W/L (µm)) |
|------------|------------|-----------------|------------|-----------------|
| Delay Cell | NM1        | 1.0/0.2         | NM2        | 1.0/0.2         |
|            | NM3        | 0.6/0.5         | NM4        | 0.6/0.5         |
| XNOR       | NM5        | 1.0/0.2         | NM6        | 1.0/0.2         |
|            | NM7        | 0.3/0.2         | NM8        | 0.3/0.2         |
| Transfer   | PM0        | 3.0/0.2         | PM1        | 1.5/0.2         |
|            | PM2        | 1.5/0.2         | PM3        | 0.6/0.2         |

### 3.2. The Nonlinear Resistor

3.2.1. Circuit design of the Nonlinear Resistor

The nonlinear resistor is a device that exhibits non-Ohmic behavior when conducting electrical current. The deviation from a straight line in the volt–ampere characteristic curve indicates that the device no longer exhibits a linear relationship between voltage and current. However, it still adheres to Kirchhoff's law. Generally, in the context of operational transconductance amplifiers (OTAs), it is common practice to connect the output of the OTA to its inverting input node in order to establish a negative feedback configuration.

The utilization of negative feedback in a circuit is crucial for ensuring its stable operation. This is primarily due to the significant voltage gain exhibited by the operational amplifier.

As shown in Figure 8, it can be seen that there is an additional port for simple selfbiasing of the reverse input of OTA2 compared to OTA1. This port connects to the Bias\_out port in the OTA circuit in the final designed chip. In contrast, the inverting input of OTA1 is connected to the feedback signal and does not require a similar self-biasing port; hence, it is omitted in the circuit diagram. In fact, OTA2 can also adopt an external voltage for fixed biasing as long as it is adjusted to the appropriate voltage level to achieve the chaotic effect demonstrated in subsequent experimental results.



Figure 8. Nonlinear resistance.

In this study, the design of a nonlinear resistance is achieved by utilizing two operational amplifiers, five resistors, and one capacitor, as depicted in Figure 8. Figures 9 and 10 depict the current–voltage characteristic curves when the resistance or ratio of  $R_1$  and  $R_2$  is altered, respectively. The data demonstrate that the second current–voltage characteristic curve remains unaffected by the two parameters. The impact of varying total resistance values on the curve is evident in terms of curve stability, the rise and fall time of the first half peak, and the maximum value. The differential ratio influences the positioning of the first half of the current peak.



Figure 9. Current-voltage characteristics of proposed nonlinear circuit by differential resistance.



Figure 10. Current–voltage characteristics of proposed nonlinear circuit by differential resistance ratio.

#### 3.2.2. Implementation of the Operational Amplifier

OTA refers to an integrated circuit that serves as a high-gain voltage amplifier specifically designed for differential-mode input, typically differential-in, single-ended output [38]. Its main function is to amplify the voltage difference between two input voltages [39]. The circuit is designed to operate efficiently under low-voltage conditions, ensuring a high output despite minimal input. The OTA proposed in this paper is depicted in Figure 11.



Figure 11. Operational transconductance amplifier.

The input device generates the current, which is then amplified by a factor of B (B: the aspect ratio between the transistors) and ultimately passes through the output load. The output resistance, denoted as  $R_{on}$ , of the  $V_{out}$  node is the sole high-resistance node within the circuit. Conversely, the resistances of the remaining nodes are approximately equal to  $1/g_m$ , where  $g_m$  represents the transconductance of the transistor. This transconductance characterizes the transistor's capability to represent voltage and convert current. Therefore, the present configuration can be classified as a two-stage amplifier, characterized by the presence of a single high-impedance node. Through the analysis, the output voltage of the circuit is expressed as:

$$V_{out} = (V_p - V_n)A_v.$$
<sup>(5)</sup>

Here,  $A_v$  represents the gain of the stand-alone amplifier, and it is denoted as

$$A_V = -G_m R_{on},\tag{6}$$

where  $G_m$  represents the transconductance of the entire OTA, and  $R_{on}$  is the output resistance. Meanwhile,  $G_m$  can be expressed as

$$G_m = 2g_{m_p 1} g_{m_n 7}, (7)$$

and  $R_{on}$  can be expressed as

$$R_{on} = r_{o_v3} / [(1 + g_{m_v7}B / g_{m_n5})(g_{m_n1} + g_{m_n3})].$$
(8)

In the aforementioned equations, the variables  $g_m$ , r, and B represent the transconductance, equivalent output resistance of the transistor, and the ratio of the width to the length of the transistors NM3 and NM5, respectively.

Table 2 presents the width-to-length ratio of the transistors in the OTA. According to the table, the width-to-length ratio of transistor PM0 is larger. This can be attributed to the

fact that PM0 serves as the tail current source in the circuit, and the current passing through PM0 is the cumulative total of the differential circuit. Figure 12 presents the characteristic curve of the OTA amplitude–phase margin. The cascade OTA circuit exhibited a gain (20 lg (Av)) of 38.507 dB, a phase margin (r) of  $-131.28^{\circ}$ , a 3 dB bandwidth of 221.65 MHz, and a gain–bandwidth product (GBW) of 4.23 GHz. The experimental results indicate that the power supply voltage (VDD) and the control voltage (Vb) were measured at 1.8 V and 1.2 V, respectively.

Table 2. Transistor width-length ratio in cascade operational transconductance amplifier.

| Transistor | Size (W/L (µm)) | Transistor | Size (W/L (µm)) |
|------------|-----------------|------------|-----------------|
| NM1        | 1.0/0.2         | NM2        | 1.0/0.2         |
| NM3        | 0.6/0.5         | NM4        | 0.6/0.5         |
| NM5        | 1.0/0.2         | NM6        | 1.0/0.2         |
| NM7        | 0.3/0.2         | NM8        | 0.3/0.2         |
| PM0        | 3.0/0.2         | PM1        | 1.5/0.2         |
| PM2        | 1.5/0.2         | PM3        | 0.6/0.2         |
| PM4        | 0.6/0.2         |            |                 |



Figure 12. Bode plot

#### 4. Chaotic Chip Layout and Its Simulations

### 4.1. The Chip Layout Diagram

This paper primarily focuses on the conversion of a chaotic circuit constructed using discrete devices into chips without inductance. The objective is to reduce power consumption and area while also enabling the realization of more intricate chaotic attractors. Experiments have demonstrated that the attainment of chaotic phenomena can be accomplished through the manipulation of device parameter configurations.

The following are the advantages of the proposed circuit.

- Traditional Chua's circuits are typically constructed using discrete components. The chaos circuit proposed in this article is completely integrated. The incorporation of this technology enhances the stability of the circuit while simultaneously minimizing the physical footprint required by conventional circuitry;
- The inductance L = 18 mH utilized in Chua's circuit contributes to the generation of an oscillation frequency. The utilization of inductors results in higher power consumption; thus, the integration of chaotic circuits effectively addresses this issue;
- The Chua's circuit constructed using discrete components is susceptible to external influences, leading to instability in the frequency of the inductor output. The VCO that has been proposed is completely integrated and demonstrates a high level of frequency stability;

 The integral differential nonlinear resistance circuit solves the problem of reducing system variables after replacing the LC oscillator with a VCO, and better realizes the complete integration of Cai's chaotic circuit.

The chip layout area of the multi-path VCO chaotic circuit proposed in this article is 0.0165 mm<sup>2</sup>. The power supply voltage provided for the circuit is 1.8 V, and the corresponding power consumption is 1.0782 mW, as depicted in Figure 13. The frequencies of oscillation for the control voltage  $V_C$  output range from 0.5 V to 1.8 V, with values of 320 MHz and 192 MHz, respectively. In this study, a fully integrated chaotic circuit is implemented using SMIC 180 nm CMOS tube technology.



Figure 13. Integrated chaotic circuit layout.

### 4.2. Simulation Results

The measure of complexity in a chaotic system is determined by the proximity of the generated sequence to a random sequence. The anti-interference and anti-interception ability of the sequence is enhanced as its complexity increases. The comparison of complexity in chaotic systems is typically conducted through various methods, such as phase diagram observation and the measurement of Lyapunov exponents and entropy [40–42]. The observation of the phase diagram can only provide an approximation of the intricate nature of the chaotic system. By constructing the phase space and analyzing the resulting phase diagram, it can be observed that, as the complexity and chaos of the phase diagram increase, the overall complexity of the system also increases. The Lyapunov exponent quantifies the degree of sensitivity of a system to its initial conditions. If the exponent is greater than zero, it signifies that neighboring points will eventually diverge, leading to an unstable condition. The degree of chaos and system complexity increase as the exponent increases. A negative value signifies that neighboring points will ultimately converge to a single point, demonstrating the presence of a fixed point and periodic motion.

#### 4.2.1. Chaotic Phenomenon

To induce a chaotic phenomenon, the modulation of the width-to-length ratio of resistors, capacitors, and transistors in the circuit is indispensable. When the resistance and capacitance assume varying values, the system will exhibit diverse dynamic behaviors. In this study, the size of the transistor in the OTA remains constant, as depicted in Figure 2.

The experimental phenomenon of the integrated VCO chaotic circuit proposed in this paper is demonstrated in Figures 14 and 15. The input voltage  $V_{DD}$  is set to 1.8 V, and the bias voltage of OTA  $V_B$  is set to 1.2 V.



**Figure 14.** Chaotic phenomena by different nonlinear circuit parameters: (a) f = 220.62 MHz,  $R_0 = 7 \text{ K}\Omega$ ,  $R_1 = 21 \text{ K}\Omega$ ,  $R_2 = 21 \text{ K}\Omega$ ,  $R_3 = 1 \text{ K}\Omega$ ,  $R_4 = 49 \text{ K}\Omega$ ,  $R_{XY} = 23 \text{ K}\Omega$ ,  $C_0 = 50 \text{ } fF$ ,  $C_1 = 800 \text{ } fF$ , Lyapunov Index = 0.8685; (b) f = 196.89 MHz,  $R_0 = 3 \text{ K}\Omega$ ,  $R_1 = 10 \text{ K}\Omega$ ,  $R_2 = 10 \text{ K}\Omega$ ,  $R_3 = 7.1 \text{ K}\Omega$ ,  $R_4 = 30 \text{ K}\Omega$ ,  $R_{XY} = 16.5 \text{ K}\Omega$ ,  $C_0 = 200 \text{ } fF$ ,  $C_1 = 80 \text{ } fF$ , Lyapunov Index = 0.6435; (c) f = 303 MHz,  $R_0 = 1 \text{ K}\Omega$ ,  $R_1 = 10 \text{ K}\Omega$ ,  $R_2 = 10 \text{ K}\Omega$ ,  $R_3 = 2 \text{ K}\Omega$ ,  $R_4 = 20 \text{ K}\Omega$ ,  $R_{XY} = 23 \text{ K}\Omega$ ,  $C_0 = 100 \text{ } fF$ ,  $C_1 = 800 \text{ } fF$ , Lyapunov Index = 1.0012; (d) current–voltage characteristics.



**Figure 15.** Chaotic phenomena by the same frequency (f = 303 Mhz) and different values of  $R_3$  and  $R_4$  ( $R_0 = 1$  K $\Omega$ ,  $R_1 = 10$  K $\Omega$ ,  $R_2 = 10$  K $\Omega$ ,  $R_{XY} = 23$  K $\Omega$ ,  $C_0 = 800$  fF,  $C_1 = 100$  fF): (**a**)  $R_3 = 3$  K $\Omega$ ,  $R_4 = 39$  K $\Omega$ , Lyapunov Index = 0.8976; (**b**)  $R_3 = 2$  K $\Omega$ ,  $R_4 = 20$  K $\Omega$ , Lyapunov Index = 1.0012; (**c**)  $R_3 = 9$  K $\Omega$ ,  $R_4 = 25$  K $\Omega$ , Lyapunov Index = 0.8221; (**d**)  $R_3 = 9$  K $\Omega$ ,  $R_4 = 22.5$  K $\Omega$ , Lyapunov Index = 0.8539.

Phase diagrams depicting various  $X_{out} - Y_{out}$  relationships are presented in Figure 14, each corresponding to different parameter settings. Figure 14 illustrates the phase diagrams for three different scenarios. In the first scenario (a), the values of the resistors and capacitors are as follows:  $R_0 = 7 \text{ K}\Omega$ ,  $R_1 = 21 \text{ K}\Omega$ ,  $R_2 = 21 \text{ K}\Omega$ ,  $R_3 = 1 \text{ K}\Omega$ ,  $R_4 = 49 \text{ K}\Omega$ ,  $R_{XY} = 23 \text{ K}\Omega$ ,  $C_0 = 50 \text{ } fF$ ,  $C_1 = 800 \text{ } fF$ , and Ly = 0.8685. In the second scenario (b), the values are  $R_0 = 3 \text{ K}\Omega$ ,  $R_1 = 10 \text{ K}\Omega$ ,  $R_2 = 10 \text{ K}\Omega$ ,  $R_3 = 7.1 \text{ K}\Omega$ ,  $R_4 = 30 \text{ K}\Omega$ ,  $R_{XY} = 16.5 \text{ K}\Omega$ ,  $C_0 = 200 \text{ } fF$ ,  $C_1 = 80 \text{ } fF$ , and Ly = 0.6435. Finally, in the third scenario (c), the values are  $R_0 = 1 \text{ K}\Omega$ ,  $R_1 = 10 \text{ K}\Omega$ ,  $R_2 = 10 \text{ K}\Omega$ ,  $R_3 = 2 \text{ K}\Omega$ ,  $R_4 = 20 \text{ K}\Omega$ ,  $R_{XY} = 23 \text{ K}\Omega$ ,  $C_0 = 100 \text{ } fF$ ,  $C_1 = 800 \text{ } fF$ , and Ly = 1.0012.

Figure 14d depicts the current—voltage characteristics of the three nonlinear circuits under consideration. Comparing the phase diagrams and Lyapunov exponent, it is evident that, despite the apparent complexity of the phase diagrams, the Lyapunov exponent does not necessarily exhibit high values. This can be observed in Figure 14a,c. Therefore, it can be concluded that the requirement for achieving a chaotic response extends beyond the

mere adjustment of coupling device parameters between the VCO and nonlinear resistors. Generally, the adjustment of parameters has the ability to alter the state of a system. This is analogous to modifying the values of various components in a circuit, including resistance, capacitance, and even bias voltage, in order to achieve desired outcomes. The observation of a phase diagram can provide an indication of the presence of chaotic behavior,

chaotic phenomena. The phase diagrams of different  $X_{out} - Y_{out}$  responses under experimental conditions are presented in Figure 15. In these experiments, the values of capacitance and the resistor were kept constant, while the frequency of the VCO was fixed. However, the values of  $R_3$ and  $R_4$  were varied. Comparing Figure 15b,c, it is evident that distinct resistance values have the potential to produce analogous chaotic phase diagrams. Figure 15c,d shows that only the resistance value of  $R_4$  was modified, which varied from 20 k $\Omega$  to 30 k $\Omega$ . As a result, the chaotic phase diagram displayed consistent alterations.

but it cannot be considered as a conclusive method for determining the complexity of

#### 4.2.2. The Impact of Device Parameters on Chaotic Effects

In Figure 16, the phase diagram illustrates the transition in resistance value from below a certain range to above that range. No chaotic phenomena were observed in the phase diagram as the resistance values remained within the specified range, as shown in Figure 16a,d. The resistance between 20 K and 21 K leads to the emergence of chaos, which gradually intensifies, as depicted in Figure 16b. The phase diagram demonstrates evident chaotic phenomena when the resistance falls within the range of 21 k to 22.8 k, as depicted in Figure 16c. The chaotic phenomenon exhibits a gradual decline in intensity, as indicated by the resistance encountered between 22.8 k and 30 k, as depicted in Figure 16d,e. This observation demonstrates that, when the range above or below a certain threshold value, denoted as *R*, is reached, the system will exhibit either a stable or limited cycle state. Furthermore, it is evident that the variation of component values in a circuit has a consistent and predictable influence on the generation of chaotic phenomena.

To summarize, it can be inferred that determining an exact value as either large or small is not feasible. There is a specific range that exists. The range of component change within which the chaotic phenomenon is consistently affected. The intricate nature of the phase diagram does not necessarily imply the presence of significant chaotic effects. The verification of this requires the utilization of mathematical techniques, such as the Lyapunov exponent and bifurcation diagram, in order to combine and analyze the data.



**Figure 16.** Chaotic phenomena by the same frequency (f = 303 Mhz) and different values of  $R_4$  ( $R_0 = 1 \text{ K}\Omega$ ,  $R_1 = 10 \text{ K}\Omega$ ,  $R_2 = 10 \text{ K}\Omega$ ,  $R_3 = 9 \text{ K}\Omega$ ,  $R_{XY} = 23 \text{ K}\Omega$ ,  $C_0 = 800 fF$ ,  $C_1 = 100 fF$ ): (**a**)  $R_4 = 18.5 \text{ K}\Omega$ , Lyapunov Index < 0; (**b**)  $R_4 = 20.5 \text{ K}\Omega$ ; (**c**)  $R_4 = 21 \text{ K}\Omega$ ; (**d**)  $R_4 = 24 \text{ K}\Omega$ ; (**e**)  $R_4 = 27 \text{ K}\Omega$ ; (**f**)  $R_4 = 32 \text{ K}\Omega$ , Lyapunov Index < 0.

#### 4.3. Performance Comparison

Table 3 presents a comparative analysis of the current study and previous research conducted in the field of integrated chaos. It is evident from Table 3 that the study conducted by [35,43] presents chaotic circuits constructed using discrete devices. However, it is important to note that the performance of these circuits is not comparable to that of an integrated chaotic circuit in various aspects. Compared to other methods employed in the design of integrated chaotic circuits [29,30,39,44–50], the approach utilized in this study demonstrates superior performance in terms of circuit layout design and output frequency. It is indisputable that the integration of the circuit offers numerous benefits, and this study effectively showcases the advantages of the integrated chaotic circuit. Simultaneously, it can be observed that utilizing a smaller CMOS process yields improved experimental phenomena. This also contributes to the inevitable development trend of integration. Finally, it can be concluded that the integrated chaotic circuit surpasses the circuit constructed on the breadboard, aligning with the prevailing trend of development and meeting the market demands.

Table 3. The comparison of this work and former work.

| [Ref. No.] | Architecture                 | Oscillation<br>Frequency (MHz) | Supply<br>Voltage (V) | Power (mW) | CMOS<br>Process (µm) | Chip Area<br>(mm <sup>2</sup> ) |
|------------|------------------------------|--------------------------------|-----------------------|------------|----------------------|---------------------------------|
| [21]       | FPGA                         | 6 (KHz)                        | -                     | -          | Discrete             | -                               |
| [30]       | Single VDTA                  | 20                             | $\pm 0.9$             | 0.243      | 0.18                 | -                               |
| [22]       | OTA                          | -                              | -                     | 2.6        | 180 nm               | -                               |
| [35]       | FTICC                        | -                              | $\pm 15$              | -          | Discrete             | $8.2 	imes 3.6 \ (	ext{cm}^2)$  |
| [39]       | Chaotic PWM                  | 1.2                            | 3.3                   | -          | 0.18                 | 0.626                           |
| [44]       | True Random-Bit<br>Generator | -                              | 1.8                   | 1.32       | 0.18                 | 0.037                           |
| [45]       | TRBG                         | 100                            | 1.8                   | 0.9        | 0.18                 | -                               |
| [46]       | Single-Delay VCO             | 0.011-0.036                    | 1.8                   | 2.0892     | 0.18                 | 0.039                           |
| [47]       | CFTA                         | 9                              | $\pm 1.2$             | -          | 0.18                 | -                               |
| [48]       | TS-CSK                       | -                              | 1.8                   | 1.5        | 0.18                 | 1.5                             |
| [49]       | Grounded<br>Capactitors      | -                              | 0.65                  | 0.252      | 0.13                 | 0.12                            |
| [50]       | ĪOT                          | 6.25                           | 2                     | 4.5        | 0.18                 | 2                               |
| This Work  | Multi-Path VCO               | 320                            | 1.8                   | 1.0782     | 0.18                 | 0.0165                          |

### 5. Conclusions

Currently, the utilization of integrated circuits is an unavoidable decision in numerous industries. In the conventional chaotic circuit, the utilization of discrete devices results in a bulky size and limited applicability. Additionally, the generation of chaos is significantly influenced by the surrounding environment. Due to the inherent sensitivity of chaotic circuits to initial conditions, there is a need for stringent requirements for discrete devices. To tackle the aforementioned concern, this research paper presents a novel solution to implement Chua's chaos in the form of a chaotic integrated circuit. This circuit is designed using a multi-feedback loop-ring voltage-controlled oscillator. In addition, integral-differential nonlinear resistance is proposed for inductance-free implementation of Chua's chaos. This phenomenon leads to a significant reduction in power consumption and circuit area, thereby expanding the potential applications and mitigating the influence of environmental factors on chaotic effects. Simultaneously, a comprehensive approach is employed to minimize the parameter error of the device and enhance the stability of the output chaotic signals. The circuit in this study is implemented using the 180 nm CMOS technology provided by the Semiconductor Manufacturing International Corporation (SMIC). The integrated circuit structure of this device enables it to achieve a wide output frequency range while maintaining a low power consumption of 1.0782 mW and occupying a chip area of 0.0165 mm<sup>2</sup>. Additionally, it exhibits high stability and provides multi-phase output. With the continuous reduction in CMOS feature size, there has been a growing trend in the development of and market demand for integrated circuits which has enabled the production of smaller and faster transistors. In the future, there will be increased interest and opportunities for chaotic chips in the realm of secure communication and other applications.

**Author Contributions:** Conceptualization, Z.D. and S.H.; methodology, S.H. and X.Y.; validation, H.L. and Y.L.; formal analysis, H.L. and Q.K.; investigation, Z.D.; resources, Z.D.; data curation, Z.D. and S.H.; writing—original draft preparation, H.L.; writing—review and editing, Z.D. and S.H.; visualization, H.L.; supervision, X.Y.; project administration, Z.D.; funding acquisition, Z.D. and S.H. All authors have read and agreed to the published version of the manuscript.

**Funding:** This work was supported by the Guangdong Basic and Applied Basic Research Foundation (no. 2021B1515120025, no. 2020A1515111107), the Key Laboratory in the Higher Education Institutions of Educational Commission of Guangdong Province, China (grant no. 2021KSYS008), the Natural Science Foundation of China (nos. 61901530, 62071496, 62061008), and the Natural Science Foundation of Hunan Province (no. 2020JJ5767).

Institutional Review Board Statement: Not applicable.

Informed Consent Statement: Not applicable.

Data Availability Statement: Dataset available on request from the authors.

**Acknowledgments:** The authors would like to thank the editors and the anonymous reviewers for their valuable comments.

Conflicts of Interest: The authors declare no conflicts of interest.

#### References

- 1. Faure, P.; Korn, H. Is there chaos in the brain? I. Concepts of nonlinear dynamics and methods of investigation. *Comptes Rendus Acad. Sci. III* **2001**, 324, 773–793. [CrossRef]
- 2. Chua, L.O.; Komuro, M.; Matsumoto, T. The double scroll family. IEEE Trans. Circuits Syst. 1986, 33, 1072–1118. [CrossRef]
- 3. Fortuna, L.; Frasca, M.; Xibilia, M.G.; Ebrary, I. *Chua's Circuit Implementations: Yesterday, Today and Tomorrow*; World Scientific: London, UK, 2009. [CrossRef]
- 4. Elwakil, A.S.; Kennedy, M.P. A semi-systematic procedure for producing chaos from sinusoidal oscillators using diode-inductor and FET-capacitor composites. *Circuits Syst. I Regul. Pap. IEEE Trans.* **2000**, *47*, 582–590. [CrossRef]
- Yalcin, M.E.; Suykens, J.; Vandewalle, J. True random bit generation from a double-scroll attractor. *IEEE Trans. Circuits Syst. I Fundam. Theory Appl.* 2004, 51, 1395–1404. [CrossRef]
- 6. Shen, C.; Yu, S.; Lu, J.; Chen, G. A Systematic Methodology for Constructing Hyperchaotic Systems With Multiple Positive Lyapunov Exponents and Circuit Implementation. *IEEE Trans. Circuits Syst. I Regul. Pap.* **2017**, *61*, 854–864. [CrossRef]
- Jia, H.Y.; Chen, Z.Q.; Qi, G.Y. Chaotic Characteristics Analysis and Circuit Implementation for a Fractional-Order System. *IEEE Trans. Circuits Syst. I Regul. Pap.* 2017, 61, 845–853. [CrossRef]
- Bao, B.; Wang, N.; Xu, Q.; Wu, H.; Hu, Y. A Simple Third-Order Memristive Band Pass Filter Chaotic Circuit. *IEEE Trans. Circuits* Syst. II Express Briefs 2017, 64, 977–981. [CrossRef]
- 9. Hua, Z.; Zhou, B.; Zhou, Y. Sine Chaotification Model for Enhancing Chaos and Its Hardware Implementation. *IEEE Trans. Ind. Electron.***2018**; *66*, 1273–1284. [CrossRef]
- Li, C.; Lin, D.; Lü, J. Cryptanalyzing an Image-Scrambling Encryption Algorithm of Pixel Bits. *IEEE Multimed.* 2017, 24, 64–71. [CrossRef]
- 11. Madan, R.N.; Guest, E. Chua's Circuit: A Paredigm for Chaos; World Scientific: London, UK, 1993. [CrossRef]
- 12. Tang, W.K.; Zhong, G.; Chen, G.; Man, K. Generation of n-scroll attractors via sine function. *IEEE Trans. Circuits Syst. I Fundam. Theory Appl.* **2001**, *48*, 1369–1372. [CrossRef]
- 13. Srisuchinwong, B.; San-Um, W. A Chua's chaotic oscillator based on a coarsely cubic-like CMOS Resistor. In Proceedings of the 2007 Asia-Pacific Conference on Communications, Bangkok, Thailand, 18–20 October 2007; pp. 47–49. [CrossRef]
- Tlelo-Cuautle, E.; Jimenez-Fuentes, J.M.; Espinosa-Flores-Verdad, G.; Munoz-Pacheco, J.M.; Rocha-Perez, J.M.; Sanchez-Lopez, C.; Trejo-Guerra, R. Integrated circuit generating 3- and 5-scroll attractors. *Commun. Nonlinear Sci. Numer. Simul.* 2012, 17, 4328–4335. [CrossRef]
- 15. Jafari, S.; Sprott, J. Simple chaotic flows with a line equilibrium. Chaos Solitons Fractals 2013, 57, 79–84. [CrossRef]
- 16. Tahir, F.R.; Jafari, S.; Pham, V.T.; Volos, C.; Wang, X. A novel no-equilibrium chaotic system with multiwing butterfly attractors. *Int. J. Bifurc. Chaos* **2015**, *25*, 1550056. [CrossRef]
- 17. Hong, Q.; Xie, Q.; Xiao, P. A novel approach for generating multi-direction multi-double-scroll attractors. *Nonlinear Dyn.* **2017**, *87*, 1015–1030. [CrossRef]
- Wang, C.; Liu, X.; Xia, H. Multi-piecewise quadratic nonlinearity memristor and its 2N-scroll and 2N+1-scroll chaotic attractors system. *Chaos* 2017, 27, 033114. [CrossRef] [PubMed]

- 19. Karthikeyan, R.; Serdar, C.; Peiman, N.; Khalaf, A.J.M.; Sajad, J.; Anitha, K. A novel parametrically controlled multi-scroll chaotic attractor along with electronic circuit design. *Eur. Phys. J. Plus* **2018**, *133*, 354. [CrossRef]
- 20. Dai, S.; Sun, K.; He, S.; Ai, W. Complex chaotic attractor via fractal transformation. Entropy 2019, 21, 1115. [CrossRef]
- Zhang, J.; Guo, Y.; Xu, L.; Zhu, X.; Yang, J. Hyperchaotic circuit design based on memristor and its application in image encryption. *Microelectron. Eng.* 2022, 265, 111872. [CrossRef]
- 22. Wang, Z.; Liu, S. Design and Implementation of Simplified Symmetry Chaotic Circuit. Symmetry 2022, 14, 2299. [CrossRef]
- 23. Wang, N.; Xu, D.; Iu, H.H.C.; Wang, A.; Chen, M.; Xu, Q. Dual Chua's Circuit. *IEEE Trans. Circuits Syst. I Regul. Pap.* 2024, 71, 1222–1231. [CrossRef]
- Wang, N.; Cui, M.; Yu, X.; Shan, Y.; Xu, Q. Generating multi-folded hidden Chua's attractors: Two-case study. *Chaos Solitons Fractals* 2023, 177, 114242. [CrossRef]
- 25. Wang, N.; Xu, D.; Li, Z.; Xu, Q. A general configuration for nonlinear circuit employing current-controlled nonlinearity: Application in Chua's circuit. *Chaos Solitons Fractals* **2023**, 177, 114233. [CrossRef]
- Wu, X.; Fu, L.; He, S.; Yao, Z.; Wang, H.; Han, J. Hidden attractors in a new fractional-order Chua system with arctan nonlinearity and its DSP implementation. *Results Phys.* 2023, 52, 106866. [CrossRef]
- 27. Zhao, Y.; Ding, J.; He, S.; Wang, H.; Sun, K. Fully fixed-point integrated digital circuit design of discrete memristive systems. *AEU Arch. fur Elektron. Ubertragungstechnik Electron. Commun.* **2023**, *161*, 154522. [CrossRef]
- 28. Chua, L.O. Chua's circuit 10 years later. Int. J. Circuit Theory Appl. 1994, 22, 279–305. [CrossRef]
- Nguyen, N.; Kaddoum, G.; Giard, P.; Pham-Nguyen, L. A fully CMOS circuit design for an autonomous continuous chaotic system. System 2020, 102, 2887–2904.
- Eken, Y.A.; Uyemura, J.P. A 5.9-GHz voltage-controlled ring oscillator in 0.18-μm CMOS. *IEEE J. Solid-State Circuits* 2004, 39, 230–233. [CrossRef]
- Tlelo-Cuautle, E.; Castañeda-Aviña, P.R.; Trejo-Guerra, R.; Carbajal-Gómez, V.H. Design of a wide-band voltage-controlled ring oscillator implemented in 180 nm CMOS technology. *Electronics* 2019, 8, 1156. [CrossRef]
- Stadelmayer, M.; Schumacher, T.; Faseth, T.; Pretl, H. A 1.2-V 180-nm CMOS low-power multi-band ring oscillator based frequency synthesizer for edge-combining transmitters. In Proceedings of the 2020 18th IEEE International New Circuits and Systems Conference (NEWCAS), Montreal, QC, Canada, 16–19 June 2020; IEEE: Toulouse, France, 2020; pp. 22–25. [CrossRef]
- Kinget, P. Integrated GHz voltage controlled oscillators. In Analog Circuit Design: (X) DSL and Other Communication Systems; RF MOST Models; Integrated Filters and Oscillators; Springer: Boston, MA, USA, 1999; pp. 353–381. [CrossRef]
- Preston, D.J.; Jiang, H.J.; Sanchez, V.; Rothemund, P.; Rawson, J.; Nemitz, M.P.; Lee, W.K.; Suo, Z.; Walsh, C.J.; Whitesides, G.M. A soft ring oscillator. Sci. Robot. 2019, 4, eaaw5496. [CrossRef]
- Zhu, L.; Pan, M.; Qiao, X. A chaotic circuit under a new classification framework of inductorless Chua's circuits. *Circuit World* 2019, 45, 208–220. [CrossRef]
- 36. Kennedy, M.P. Three steps to chaos. I. Evolution. IEEE Trans. Circuits Syst. I Fundam. Theory Appl. 1993, 40, 640–656. [CrossRef]
- Moon, Y.J.; Roh, Y.S.; Jeong, C.Y.; Yoo, C. A 4.39–5.26 GHz LC-Tank CMOS Voltage-Controlled Oscillator with Small VCO-Gain Variation. *IEEE Microw. Wirel. Components Lett.* 2009, 19, 524–526. [CrossRef]
- Kavyashree, C.L.; Hemambika, M.; Dharani, K.; Naik, A.V.; Sunil, M.P. Design and implementation of two stage CMOS operational amplifier using 90nm technology. In Proceedings of the 2017 International Conference on Inventive Systems and Control (ICISC), Coimbatore, India, 19–20 January 2017; pp. 1–4. [CrossRef]
- 39. Huijsing, J.H.; Linebarger, D. Low-voltage operational amplifier with rail-to-rail input and output ranges. *IEEE J. Solid-State Circuits* **1985**, *20*, 1144–1150. [CrossRef]
- 40. Zhang, H.; Sun, K.; He, S. A fractional-order ship power system with extreme multistability. *Nonlinear Dyn.* **2021**, 106, 1027–1040. [CrossRef]
- Yan, D.; Ji'e, M.; Wang, L.; Duan, S. A novel memristor-based chaotic system with line equilibria and its complex dynamics. *Mod. Phys. Lett. B* 2021, 35, 2150495. [CrossRef]
- 42. Etoundi, C.M.L.; Nkapkop, J.D.D.; Tsafack, N.; Ngono, J.M.; Ele, P.; Wozniak, M.; Shafi, J.; Ijaz, M.F. A novel compound-coupled hyperchaotic map for image encryption. *Symmetry* **2022**, *14*, 493. [CrossRef]
- 43. Saber, M.; Hagras, E.A. Parallel multi-layer selector S-Box based on Lorenz chaotic system with FPGA implementation. *Indones. J. Electr. Eng. Comput. Sci.* 2020, 19, 784–792. [CrossRef]
- 44. Wannaboon, C.; Tachibana, M.; San-Um, W. A 0.18-μm CMOS high-data-rate true random bit generator through δσ modulation of chaotic jerk circuit signals. *Chaos: Interdiscip. J. Nonlinear Sci.* **2018**, *28*, 063126. [CrossRef] [PubMed]
- 45. Nguyen, N.; Kaddoum, G.; Pareschi, F.; Rovatti, R.; Setti, G. A fully CMOS true random number generator based on hidden attractor hyperchaotic system. *Nonlinear Dyn.* **2020**, *102*, 2887–2904. [CrossRef]
- Duan, Z.; Wang, H.; He, S.; Li, S.; Yan, S.; Zhao, X.; Yu, X.; Yang, G.; Tan, H. A fully integrated chaos generator based on voltage controlled oscillator. *Microelectron. J.* 2022, 126, 105514. [CrossRef]
- 47. Prasad, S.S.; Kumar, P.; Ranjan, R.K. Resistorless Memristor Emulator Using CFTA and Its Experimental Verification. *IEEE Access* 2021, *9*, 64065–64075. [CrossRef]
- Hedayatipour, A.; McFarlane, N. An Encryption Architecture Suitable for on Chip Integration With Sensors. *IEEE J. Emerg. Sel. Top. Circuits Syst.* 2021, 11, 395–404. [CrossRef]

- Khanday, F.A.; Kant, N.A.; Dar, M.R.; Zulkifli, T.Z.A.; Psychalinos, C. Low-voltage low-power integrable CMOS circuit implementation of integer-and fractional–order FitzHugh–Nagumo neuron model. *IEEE Trans. Neural Netw. Learn. Syst.* 2018, 30, 2108–2122. [CrossRef] [PubMed]
- 50. Gu, B.; Tang, X.; Chen, C.; Mandal, S. A Fully-Integrated CMOS Hyperchaotic Map for Obfuscated IoT Communications. In Proceedings of the 2021 IEEE International Midwest Symposium on Circuits and Systems (MWSCAS), Lansing, MI, USA, 9–11 August 2021; IEEE: Toulouse, France, 2021; pp. 587–592. [CrossRef]

**Disclaimer/Publisher's Note:** The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.