1. Introduction
As part of a DC switching power supply, the step-up converter is important for transforming low input voltage into the desired high output voltage to satisfy the requirements of practical applications, such as photovoltaic (PV) systems, fuel-cell systems, etc. Step-up converters can be classified into two types: non-isolated and isolated. An isolated step-up converter is generally constructed by inserting a transformer into a non-isolated step-up converter to enlarge the voltage conversion ratio. However, switch voltage overshoot and EMI problems caused by the transformer make the whole system suffer from low efficiency and huge volume [
1,
2]. Therefore, the non-isolated step-up converter is the focus of many researchers and engineers. It is well known that the traditional boost converter with a voltage conversion ratio of 1/(1 −
D), where
D is the duty cycle, is a good topology to realize the boost ability because it has a simple structure [
3]. Nevertheless, under certain input voltages, if an extremely high output voltage is required, the duty cycle must be close to 1.0, and this cannot generally be achieved because of the limitations of real semiconductors. Accordingly, in the last few decades, many researchers and engineers have made much effort to explore a novel step-up converter with a high voltage conversion ratio, and many effective topologies have been proposed. For example, for realizing a voltage conversion ratio of (1 +
D)/(1 −
D), which is higher than that of the traditional boost converter, Yang et al
. constructed a transformerless step-up converter [
4], Gules et al. introduced a modified single-ended primary-inductor converter (Sepic) [
5], and Mummadi proposed a fifth-order boost converter [
6]. However, that voltage conversion ratio was limited to some extent.
To achieve a voltage conversion ratio which is higher than (1 +
D)/(1 −
D) within a certain area of
D, several step-up converters have been proposed. For example, for obtaining a voltage conversion ratio of (2 −
D)/(1 −
D), the following converters have been proposed: KY boost converter constructed by combining a KY converter with a traditional synchronously rectified boost converter [
7], a step-up converter constructed by combining KY and buck-boost converters [
8], and an elementary positive output super-lift Luo converter [
9]. For obtaining a voltage conversion ratio of 2/(1 −
D), Hwu et al. combined the charge pump concept with the traditional boost converter to construct a fourth-order step-up converter [
10], and Al-Saffar et al
. integrated the traditional boost converter with a self-lift Sepic converter to introduce a sixth-order step-up converter [
11]. Also, Hwu et al
. proposed two voltage-boosting converters with a voltage conversion ratios of (3 −
D)/(1 −
D) and (3 +
D)/(1 −
D) by using bootstrap capacitors and boost inductors [
12]. Chen et al
. proposed an interleaved step-up converter with the voltage conversion ratio being 3/(1 −
D) [
13]. However, all of the above step-up converters possess an abrupt change in voltage across the capacitor, which limits them in practical applications to some extent. Moreover, like a boost converter, if an ultrahigh output voltage from those converters is required, the duty cycle
D must be close to 1.0, and this also cannot generally be achieved because of the limitations of real semiconductors.
Therefore, for acquiring a higher output voltage with the same polarity as the input voltage with the duty cycle
D being close to 0.5, which is very easy to implement in practical situations, some new DC-DC converters have been proposed. For example, in [
14], based on a Sheppard- Taylor converter whose voltage conversion ratio of −
D/(1 − 2
D) is negative, a modified Sheppard-Taylor converter with a voltage conversion ratio of
D/((1 −
D)(1 − 2
D)) was proposed. Also, by removing some components of the Sheppard-Taylor converter, a simple modified Sheppard-Taylor converter with a voltage conversion ratio of 1/(1 − 2
D) was proposed in [
15]. However, its voltage conversion ratio of 1/(1 − 2
D) was obtained under the unreasonable assumption that the voltages across its two capacitors were equal. In fact, its voltage conversion ratio was related to not only the duty cycle
D, but also the load resistor and the switch frequency, so its load regulation is not good enough [
16]. In addition, a fourth-order step-up converter with a voltage conversion ratio of (1 −
D)/(1 − 2
D) was presented in [
17] and a pulse-width modulation (PWM) Z-source DC-DC converter with the same voltage conversion ratio was investigated in [
18]. However, their voltage conversion ratios were also limited to some extent. In particular, the output voltage of the PWM Z-source DC-DC converter was floating. Hence, exploring new step-up converters with good performance is very important and valuable. In this study, a new step-up converter with an ultrahigh voltage conversion ratio is proposed. In this converter, the output voltage is common-grounded with the input voltage, and its two power switches conduct synchronically. Even if the two input inductors have different values, the proposed step-up converter can still work appropriately. Additionally, there is no abruptly changing on the current through the inductors and the voltage across the capacitors.
This paper is organized as follows. In
Section 2, the structure and basic principle of the proposed step-up converter in continuous conduction mode (CCM) is presented in detail. In
Section 3, the averaged model and corresponding small-signal model are established and analyzed. Comparisons among existing step-up converters and the proposed step-up converter are presented in
Section 4. Some Saber simulations and circuit experiments for confirmation are presented in
Section 5. Finally, some concluding remarks and comments are given in
Section 6.
3. Modeling and Theoretical Analysis
Based on the averaging method in [
19], the averaged model for the proposed step-up converter under the three cases are established and analyzed. Firstly, some symbols are defined.
x is defined as the variables of the proposed step-up converter, such as
iL1,
iL2,
iL3,
vC1,
v0,
d, and
vin. 〈
x〉,
X and
are denoted by their averaged, DC and small AC values, respectively. Also, the following items are assumed:
3.1. Averaged Model
3.1.1. Case 1: L1 = L2
For this case,
L1 =
L2 so that
iL1 =
iL2. From (1) and (2), and using the averaging method in [
19], the averaged model of the proposed step-up converter in case 1 can be directly derived as follows:
3.1.2. Case 2: L1 < L2
As described in
Section 2, there are three stages of the proposed step-up converter in case 2. The typical time-domain waveforms for the inductor currents
iL1 and
iL2 and the PWM signal
vd are plotted in
Figure 3, where
ILN,
ILM, and
ILN1 are the values of
iL1 and
iL2 at
t =
NT,
t = (
N +
d +
d11)
T, and
t = (
N + 1)
T, respectively, and
IL1P is the value of
iL1 at
t = (
N +
d +
d11)
T.
Based on (1), (2), (3), and
Figure 3 and using the geometrical technique, the following equations can be derived:
Hence, the expressions for
d11 and 〈
iL2〉 can be derived as follows:
where
K = 1/
L1 − 1/
L2. Thereby, the completed averaged model of the proposed step-up converter in case 2 can be obtained by using the averaging method in (1)–(3), and then combining (10) and (11). The result is:
3.1.3. Case 3: L1 > L2
As indicated in
Section 2, for case 3, the proposed step-up converter also has three stages, and its typical domain waveforms are shown in
Figure 4, where
ILN,
ILM, and
ILN1 are the values of
iL1 and
iL2 at
t =
NT,
t = (
N +
d +
d22)
T and
t = (
N + 1)
T, respectively, and
IL2P is the value of
iL2 at
t = (
N +
d +
d22)
T. Because case 3 is similar to case 2, the completed averaged model of the proposed step-up converter for case 3 is directly derived as follows:
3.2. DC Equilibrium Point
By substituting (5) into (6), (12), and (13), and then separating DC items, the DC equilibrium points of the proposed step-up converter under three cases can be derived; they are shown in
Table 1.
From
Table 1, it can be seen that the expressions for the DC voltage
V0 under the three cases are equal. In other words, no matter what the relation between
L1 and
L2 is, the voltage conversion ratio
M of the proposed step-up converter can be described as follows:
Also, the expressions for the DC voltage VC1 under three cases are also equal. In conclusion, the relation between L1 and L2 does not influence V0 and VC1.
3.3. Voltage Stress of Power Switches and Diodes under Three Cases
Based on the definition of the voltage stress on the power switch and diode, the corresponding results for the proposed step-up converter under the three cases can be derived; they are shown in
Table 2. One can see that the voltage stresses on the power switches (Q
1 and Q
2) and diodes (D
2, D
4 and D
5) under the three cases are equal except for the diodes D
1 and D
3.
3.4. Ripples for Inductor Currents and Capacitor Voltages
The ripples for the inductor currents and the capacitor voltages can be obtained by using (1) and
Table 1. The results are shown in
Table 3.
Hence, unlike the voltage ripple for capacitor C1, the current ripples for inductors (L1, L2 and L3) and the voltage ripples for capacitor C2 under the three cases are equal. Generally, the ripple ratio, which is defined by the ripple over the corresponding DC value, can be used to select the values of the inductors and capacitors.
3.5. Transfer Functions
The transfer function is fundamental for the consequent controller design for DC-DC converters. By substituting (5) into (6), (12), and (13), and then separating AC items and ignoring the second- and higher-order AC terms because their values are very small, the corresponding transfer functions for the proposed step-up converter under the three cases can be derived by using their respective definitions.
The control-to-output voltage transfer function
Gvd(
s), the input voltage-to-output voltage transfer function
Gvv(
s), the control-to-inductor current
iL1 transfer function
Gi1d(
s), and the input voltage-to-inductor current
iL1 transfer function
Gi1v(
s) of the proposed step-up converter can be obtained as follows:
where the expressions for
A,
Bd and
Bv under the three cases are presented in
Table 4.
4. Comparisons among Different Topologies
Table 5 shows the comparisons among the modified Sheppard-Taylor converter (MSTC) in [
14], the PWM Z-source DC-DC converter (ZSC) in [
18], the simple modified Sheppard-Taylor converter (SMSTC) in [
15], and the proposed step-up converter (PSUC).
Although the proposed step-up converter has five diodes, while others have less, from
Figure 5, which shows the comparisons of the voltage conversion ratio
M among these converters under different duty cycle
D, it can be seen that the proposed step-up converter possesses the highest voltage conversion ratio. For example, the voltage conversion ratio
M of the proposed step-up converter is up to 46.224 at
D = 0.47. Additionally, the ZSC’s output voltage is floating, whereas those of the others are not.
5. Saber Simulations and Circuit Experiments
For validation purposes, the circuit for the proposed step-up converter is designed. The given specifications are described as
Vin = 12 V,
V0 = 90 V,
f = 32 kHz,
R = 300 Ω. Thus, from (14), the duty cycle
D should be equal to 0.358742. Based on the voltage stresses of the power switches and diodes in
Table 2, the HEXFET Power MOSFET IRFP4668 whose
VDSS = 200 V was selected for power switches Q
1 and Q
2, and the Switchmode Schotty Power Rectifier MBR40250 rated for 250 V was selected for diodes D
1, D
2, D
3, D
4, and D
5. Inductors (
L1,
L2 and
L3) can be designed by using their current ripple ratios
εL = Δ
iL/
IL whose values should generally be less than 45%. Capacitors
C1 and
C2 can be designed by using their voltage ripple ratios
εC = Δ
vC/
VC whose values should be less than 20% and 0.5%, respectively. Thereby, from
Table 1 and
Table 3, the current ripple ratio for each inductor and the voltage ripple ratio for each capacitor under each case can be calculated, and accordingly the selected inductors and capacitors in each case should satisfy conditions:
L1 > 1048 µH,
L2 > 1048 µH,
L3 > 1210 µH,
C1 > 2.06 µF and
C2 > 7.47 µF. Here,
C1 = 4.7 μF with
rC1 = 10 mΩ,
C2 = 40 μF with
rC2 = 6 mΩ, and
L3 = 2.76 mH with
rL3 = 164 mΩ were selected for the proposed step-up converter. Additionally,
L1 =
L2 = 1.2 mH with
rL1 =
rL2 = 70 mΩ were selected for case 1,
L1 = 1.2 mH with
rL1 = 70 mΩ and
L2 = 2.27 mH with
rL2 = 156 mΩ were selected for case 2, and
L1 = 2.27 mH with
rL1 = 156 mΩ and
L2 = 1.2 mH with
rL2 = 70 mΩ were selected for case 3.
From the above-designed circuit parameters, the simulated model in Saber software, which is widely used in the field of power electronics [
20], for the proposed step-up converter is constructed, and some measured results on the output voltage
V0 from the saber simulations were presented in
Table 6. One can see that the output voltages
V0 for the proposed step-up converter in the three cases were close, and their values were smaller than the required 90 V because the parasitic parameters were considered in the Saber simulations.
Moreover, a hardware circuit for the proposed step-up converter with the same circuit parameters and selected power switches and diodes was also constructed. Notably, in the experiments, the photocoupler TLP250H was applied to drive the power switches. The averaged values of the input voltage
Vin, the input current
Iin and the output voltage
V0 with different duty cycle
D for the proposed step-up converter under case 1 were measured. In addition, then, the voltage conversion ratio
M =
V0/
Vin and the efficiency
η =
V02/(
RVinIin) with different duty cycle
D for the proposed step-up converter in case 1 were calculated and plotted in
Figure 6a,b, respectively. Simultaneously, the corresponding Saber simulations were also detected, calculated, and plotted in
Figure 6a,b. It can be seen that the experimental results were in basic agreement with the Saber simulations.
As shown in
Table 6, it is necessary to design an appropriate controller for this proposed step-up converter. Based on the circuit parameters, the zeros of
Gvd(
s) (shown in (15)) can be calculated. The results showed that
Gvd(
s) was a fourth-order and non-minimum phase since it had right-half side zeros, so that it was difficult to select only the single voltage loop to obtain good performance [
21]. Alternatively, an average current mode controller shown in
Figure 7 was selected and designed for the proposed step-up converter. This controller had an outer voltage loop and an inner current loop. For the outer voltage loop, it was necessary to detect the output voltage
v0 and design a voltage compensator. For the inner current loop, it was necessary to select one of the inductor currents in the proposed step-up converter and design a current compensator. Due to all the
Gi1d(
s)’s poles and zeros being in the left-half side of the
s-plane, that is,
Gi1d(s) is stable and minimum phase, the inductor current
iL1 was selected and measured for the average current mode controller. Notably, the inductor current
iL1 here was transformed into a voltage with the same value through the current transducer LA55-A. The current compensator’s output voltage is denoted by
vvi. AM1 and AM2 were realized by the operational amplifiers LF356 and COM was realized by the voltage comparator LM311. The corresponding parameters were:
Rvi = 1000 kΩ,
Rvd =20 kΩ,
Rvf = 200 kΩ,
Cvf = 10 nF,
Ri = 20 kΩ,
Rp = 180 kΩ,
Cp = 10 nF,
Ci = 100 pF,
Vref = 1.76 V. The PWM signal
vd was generated by comparing the voltage
vvi with the ramp signal
Vramp, whose expression was given as follows:
where
VL = 0 V,
VU = 10 V and
T = 1/
f.
The experimental results for the output voltage
v0, the inductor currents
iL1 and
iL2, and the PWM signal
vd for the average-current mode controlled proposed step-up converter under the three cases are presented in
Figure 8a–c, respectively. One can see that the output voltages
v0 for the systems under the three cases are really the same, despite different relations between the inductors
L1 and
L2. Moreover, the response of the output voltage
v0, the inductor current
iL1, and the PWM signal
vd for the average-current mode controlled proposed step-up converter with the step changing of the load
R being 300 Ω–600 Ω–300 Ω is shown in
Figure 9. One can see that the closed-loop controlled proposed step-up converter had good performance.