Next Article in Journal
Life Cycle Assessment of Innovative Asphalt Mixtures Made with Crumb Rubber for Impact-Absorbing Pavements
Previous Article in Journal
Independent Innovation or Secondary Innovation: The Moderating of Network Embedded Innovation
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Research on Current Distribution Strategy Based on Interleaved Double Boost Converter

1
College of Information Science and Engineering, Northeastern University, Shenyang 110004, China
2
State Grid Changzhou Power Supply Company, Changzhou 213004, China
3
State Grid Shijiazhuang Power Supply Company, Shijiazhuang 050022, China
4
State Key Laboratory of Alternate Electrical Power System with Renewable Energy Sources, North China Electric Power University, Beijing 102206, China
*
Author to whom correspondence should be addressed.
Sustainability 2022, 14(22), 14797; https://doi.org/10.3390/su142214797
Submission received: 9 October 2022 / Revised: 30 October 2022 / Accepted: 5 November 2022 / Published: 9 November 2022
(This article belongs to the Topic Distributed Energy Systems and Resources)

Abstract

:
In the new energy DC microgrid system, most of the new energy outputs DC power with a low voltage level and a large fluctuation range, which cannot be directly connected to the network. It needs to be boosted by a DC–DC converter, then connected to the power grid or supplied with a DC load. On the premise that the traditional DC–DC converter cannot meet the requirements of high-power applications, the interleaved dual boost converter (IDBC) has been widely used because of its low input current ripple, low device stress and high-power density. It is necessary to maintain the current balance of each phase of the converter during a heavy load and to improve the efficiency during a light load. This paper analyzes the working principle of the six-phase IDBC and reduces the high order model to the low order model according to the symmetry. Due to the current imbalance caused by the mismatch of the parasitic parameters of each phase, two current distribution strategies are designed for different operating. To balance the current of each phase when the converter is overloaded, the relationship between the phase current, parasitic parameters and duty cycle is analyzed based on the state space average method. The estimated parasitic parameters are used to obtain the duty cycle compensation of each phase to eliminate the current imbalance. In addition, to improve the overall efficiency of the converter when the converter connects with a light load, the optimal power distribution coefficient is obtained according to the parasitic parameters to achieve the optimization of the input power, so as to improve the efficiency of the converter. Finally, the simulation results verify the feasibility and effectiveness of the proposed control strategy.

1. Introduction

With the development of new energy technology, more and more photovoltaic, wind energy and fuel cells are connected to the microgrid [1]. In order to integrate the new energy power generation unit with a low output voltage into the microgrid, DC–DC converters are required to increase the output voltage. The IDBC has a high gain, which can be employed as the bridge between the source networks. The IDBC parallels several basic Boost topology inputs and outputs, which reduces the voltage stress on the switch tubes and other devices [2]. It has the characteristics of a low input current ripple and a small switching loss of the switch tubes. In addition, the duty cycle of the IDBC can be adjusted in the range of 0~1. The current stress and voltage stress of each device are balanced, which can be expanded to a multi-phase structure, suitable for large and medium power occasions.
The topology improvement of IDBC mainly focuses on the voltage gain by combining with other Boost technologies [3]. Some scholars introduced coupling inductors into traditional structures [4], which combines coupling inductors with voltage doubling units to further reducing the voltage stress of diodes. However, if the coupling inductor is used at the input port when the turn ratio is large, the input current is discontinuous, and additional passive components are required to smooth the input current waveform. By adding a capacitor on the basis of the original topology, the input and output share a ground [5]. The method of integrating a voltage multiplier and transformer in topology is presented by [6]. The voltage multiplier can be driven by a single transistor and used to increase the voltage gain of the converter, but the introduction of a high-frequency transformer and voltage multiplier unit increases the size and cost of the converter.
Current distribution shall be considered for the polyphase converter to make each phase device work near the rated operating point and reduce the possibility of converter failure [7]. However, in practical applications, due to uncontrollable factors such as measurement errors and device differences, the current of each phase of the converter cannot be completely equal, and the parasitic parameters of each phase are also different. So, the external characteristics are different. The common current sharing methods can be divided into the droop method and active current sharing method according to whether there is a current sharing bus [8]. The droop control makes the characteristic curve of each phase approach the same through the slope of the load regulation characteristic curve. The droop control is simple and does not require interconnected communication, but the regulation characteristic is poor [9]. In contrast, the active current sharing method has a better current adjustment capability and is suitable for various applications [10]. The outer loop of the current sharing control method is a voltage droop control for embedding virtual impedance, and the inner loop is the PI control, which can improve the dynamic and stable performance of the system. An improved independent current sharing method is proposed by [10]. By designing the current sharing ring in the voltage ring, the limitation caused by the small bandwidth of the voltage ring is reduced, and a good dynamic current sharing effect is achieved. Aiming at the problem of a secondary voltage drop and the uneven current of a parallel converter, ref. [11] proposes a method to realize current sharing by actively detecting the line impedance to compensate for the virtual impedance coefficient. An algorithm for compensating the current imbalance caused by resistance mismatch is proposed by [12]. This method estimates the degree of parameter mismatch by disturbing one phase duty cycle and measuring the deviation of other phases duty cycle. Finally, the current equalization control is realized by using the adaptive compensation coefficient. Moreover, a current sensorless control method is proposed [13]. The parasitic resistance of each phase is estimated in advance, and the compensation amount of the duty cycle of each phase was calculated. The voltage of switching nodes was changed to achieve a current sharing control. Taking the equivalent transfer function of a single module as the controlled object [14], a robust H ∞ loop is introduced into the design of the current sharing loop controller to improve the dynamic current sharing and anti-interference performance.
The current sharing control of the polyphase converter does not take into account the overall efficiency. Different phase parameters mean different efficiency characteristics. Therefore, the current sharing control cannot optimize the efficiency of the converter, especially under light load conditions [15]. To solve the problem of a low efficiency under light load conditions, the method of reducing the number of operating phases of the converter can be effectively suppressed [16], but this method is only applicable to converters with a large number of phases. The use of multiple converters can improve the overall efficiency [17]. Except that one converter works at a non-optimal working point, the rest work at the working point with the maximum efficiency to improve the overall efficiency. However, how to obtain the optimal selection of the converter in real time is not specifically given in the paper. Game theory is introduced into the study of efficiency optimization strategies [18,19,20] analyzed the efficiency characteristics of the system operation and they studied the impact of the circuit parameter differences on the overall efficiency. The efficiency characteristics of a single power source are obtained through the least square method. The genetic algorithm with mutation is used to solve the optimal value problem. Although the overall efficiency is improved, the control complexity is greatly increased. A hybrid power allocation method [21] is proposed for the input parallel output parallel converter, which has two working modes: in the steady state, a master–slave control is used to enhance the power loss allocation ability and reduce the loss concentration to improve the overall efficiency. Under the transient condition, when the output voltage exceeds the threshold value, interleaving control is adopted to improve the dynamic response ability and avoid the current oscillation between converters.
Based on the actual demand, this paper designs two current distribution strategies for different working conditions, and the main contributions are as follows:
  • For heavy loaded converters, each phase current should be balanced. A current sharing control based on duty cycle compensation is proposed. Using the state space average method, the relationship among the current, parasitic parameters and duty cycle of each phase is derived. The duty cycle compensation amount of each phase is derived to achieve the current sharing control.
  • Aiming for the low efficiency of the converter under a light load, a current distribution strategy of the energy outer loop current inner loop is designed, and the energy model of the IDBC is established. The overall efficiency of the converter is improved by adjusting the power distribution coefficient.
The rest of this paper is organized as follows: Section 2 introduces the modeling and principle analysis and Section 3 introduces the proposed model and traditional methods, in which Section 3.1 establishes the parasitic parameter estimation and Section 3.2 derives the duty cycle compensation. Section 4 establishes the allocation strategy based on efficiency optimization, in which Section 4.1 and Section 4.2, respectively, design the energy outer loop and current inner loop. In Section 4.3, the optimal power allocation is designed to improve the efficiency according to the difference in the power efficiency characteristics of each phase. In Section 5, the simulation and experimental verification are carried out. Section 6 summarizes the advantages and feasibility of the strategy proposed in this paper and gives the future research direction.

2. Modeling and Principle Analysis

The structure of the six-phase staggered double boost converter is shown in Figure 1, where V i n is the input voltage and R is the load. The converter consists of two modules, one is the upper module and the other is the lower module. Module A consists of three basic Boost cells and capacitor C a , and the inductor L a 1 , switch tube S a 1 and diode D a 1 are the first phase of module A, while the other two phases have similar structures: the structure of module B is symmetrical with that of module A, which is composed of three floating ground Boost units and capacitor C b . The inductor L b 1 , switch tube S b 1 and diode D b 1 are the first phase of module B, and the other two phases are similar: the input ends of the two modules are connected in parallel, and the output end is floating to the ground.
In order to simplify the analysis of the working principle, each inductance is assumed to be equal and large. The duty cycle d of all the six switch tubes is equal. Capacitance C a and C b are equal, and the voltages of the two capacitors are equal. The traditional interleaving technology is used to control the switches of the IDBC.
To reduce the input current ripple, the six-phase interlaced dual boost converter uses the traditional interlaced parallel technology to control the switch tube. The three-phase conduction sequence of module A is 120 degrees different in the phase order, and the three-phase conduction sequence of module B is 120 degrees different in the phase order. At the same time, the conduction phase of Sb1 is 60 degrees behind that of Sa1, that is, Sa1, Sb1, Sa2, Sb2, Sa3 and Sb3 are opened at 0, TS/6, TS/2, 2TS/3 and 5TS/6, respectively. Thus, the inductance current ripple of each phase can be offset by overlapping them. There are 12 operating modes in a switching cycle. When the duty cycle d is in different intervals, the operating state of the converter will be different.
The analysis and design are carried out in the range of 1/2 < d < 2/3. Considering the influence of the parasitic parameters on the inductance current in the six-phase staggered double boost converter, the parasitic parameters are added to the ideal model of the converter. The equivalent circuit is shown in Figure 2. In addition to their own characteristics, the inductance and capacitance in the figure mainly considers the influence of parasitic resistance. To simplify the analysis, it is assumed that the inductance and parasitic resistance of each phase of the converter are the same, the parasitic parameters of the switch are the same and the parasitic parameters of the diode are also the same Figure 3.
The state space average method is used to express the above 12 modes:
x ˙ = A k x + B k u   ( k = 1 , 2 , ...12 )
where the state vector of the system x = i a 1 , i a 2 , i a 3 , v a , i b 1 , i b 2 , i b 3 , v b T ; the independent source vector u = V i n , V S , V D , I o T ; and the sum coefficient matrix A k = A k a 0 0 A k b , A k = A k a 0 0 A k b .
Assume that the six of the upper and lower modules correspond to 1–6 phases, then the duty cycle of each phase is d 1 , d 2 , d 3 , d 4 , d 5 and d 6 . The circuit state is averaged in a cycle:
x ˙ = A x + B u
The stable operating point of the converter X = A 1 B U can be obtained according to x = 0. Equation (2) can be rewritten as:
I i = 2 k = 1 , k i 6 R k ( l = 1 , l k 6 ( V l V D ) + I o k = 1 , k i 6 R k m = 1 6 n = 1 , m n 6 ( R m R n ) ( i = 1 , 2 , ...6 )
where V i = V i n d i V S d ¯ i V D d ¯ i , R i = d i r S r i d ¯ i r D d ¯ i . According to Equation (3), the phase current of the converter is not only determined by its own parameters and duty cycle, but also affected by the other parasitic parameters and the duty cycle.

3. The Proposed Model and Conventional Method

In order to restrain the influence of the parasitic parameter difference in each phase on each phase current, the current stress borne by each phase is limited. In this paper, a current sharing strategy based on duty cycle compensation is proposed. The duty cycle compensation is derived by using the relationship between the six-phase inductance current value and the parasitic parameters of the converter. Through an online parameter estimation, the compensation is introduced into the voltage control to achieve the current sharing control.

3.1. Parasitic Parameter Estimation

In order to eliminate the influence of the inconsistent device’s parasitic parameters on the average current distribution of the converter, it is necessary to compensate the duty cycle of each phase. Assume that:
d i = d 1 Δ d i ( i = 2 , 3 , ...6 ) I 1 = I 2 = I 3 = I 4 = I 5 = I 6
where phase a1 is taken as the reference phase and the other five are, respectively, compensated duty cycles.
Combining Equation (3) with Equation (4), the duty cycle Δ d i can be obtained:
Δ d i = I o ( R i R 1 ) 3 V i n + I o ( R 1 / d ¯ 1 R i / d ¯ i )
Considering 3 V i n I o ( R 1 / d ¯ 1 R i / d ¯ i ) , the above equation can be further simplified as:
Δ d i = I o ( R i R 1 ) 3 V i n
According to Equation (6), the duty cycle compensation of each phase can be directly obtained after measuring and estimating the input voltage, output current and parasitic parameters of each phase. The average distribution of each phase current can be achieved by adding the compensation amount to the duty cycle of the voltage controller output.
According to the above analysis, the compensation amount of each phase duty cycle needs to be calculated according to the value of the parasitic parameters of each phase. By connecting a resistance in series with each phase to equivalent the parasitic parameters of the phase and connecting a resistance in parallel at both ends of the capacitor to equivalent the residual loss [22] of the module, the equivalent circuit of the six-phase staggered double boost converter is obtained, as shown in Figure 4.
Since the input power should follow the reference value, the series equivalent parasitic resistance can be estimated by the following formula:
d R ^ S a k d t = λ S ( P ^ o u t a k P o u t a k ) V i n P i n a k 2 d R ^ S b k d t = λ S ( P ^ o u t b k P o u t b k ) V i n P i n b k 2
where λ S is the convergence coefficient of the equivalent series resistance. The output power of each phase P o u t a k and P o u t b k and its estimated value P ^ o u t a k and P ^ o u t b k can be obtained from the following:
P o u t a k = ( 1 d a k ) V a i a k   P ^ o u t a k = P i n a k R ^ S a k P i n a k V i n 2 P o u t b k = ( 1 d b k ) V b i b k   P ^ o u t b k = P i n b k R ^ S b k P i n b k V i n 2
Similarly, since the output voltage should follow the voltage reference value, the parallel equivalent parasitic resistance can be estimated by Equation (9):
d R ^ P a d t = λ P ( i ^ d a i d a ) R ^ P a 2 V a d R ^ P b d t = λ P ( i ^ d b i d b ) R ^ P b 2 V b
where λ P is the convergence coefficient of the parallel resistance. The estimated values of current and the input power can be obtained from the following formula:
i d a = k = 1 3 ( 1 d a k ) i a k   ,   i ^ d a = i o + V a R ^ P a i d b = k = 1 3 ( 1 d b k ) i b k   ,   i ^ d b = i o + V b R ^ P b

3.2. Life Science Identifiers

Due to the existence of the switch, the converter is considered as a nonlinear system, and the process of switching between different modes can be considered as a linear system. Based on this characteristic, the linearized small signal model can be obtained by establishing the average value model and perturbation method, making a small perturbation near the stable working point and decomposing the average value component into the DC term and AC term.
According to Figure 4, the average model of the converter with the parasitic parameters can be obtained:
L a k d i a k d t = V i n R S a k i a k d ¯ a k v a   , C a d v a d t = k = 1 3 d ¯ a k i a k i o v a R P a   L b k d i b k d t = V i n R S b k i b k d ¯ b k v b   , C b d v b d t = k = 1 3 d ¯ b k i b k i o v b R P b  
Add a small disturbance at the stable working point:
i a k = I a k + i ^ a k ( t ) , i b k = I b k + i ^ b k ( t ) v a = V a + v ^ a ( t ) , v b = V b + v ^ b ( t ) d a k = D a k + d ^ a k ( t ) , d b k = D b k + d ^ b k ( t ) i o = I o + i ^ o ( t )
where I a k , I b k , V a , V b , D a k and D b k are the direct flow and i ^ a k ( t ) , i ^ b k ( t ) , v ^ a ( t ) , v ^ b ( t ) , d ^ a k ( t ) and d ^ b k ( t ) are corresponding to the AC flow. Substitute Equation (12) into Equation (11):
L a k d [ I a k + i ^ a k ( t ) ] d t = V i n R S a k [ I a k + i ^ a k ( t ) ] [ D ¯ a k d ^ a k ( t ) ] [ V a + v ^ a ( t ) ]   , C a d [ V a + v ^ a ( t ) ] d t = k = 1 3 [ D ¯ a k d ^ a k ( t ) ] [ I a k + i ^ a k ( t ) ] [ I o + i ^ o ( t ) ] V a + v ^ a ( t ) R P a   L b k d [ I b k + i ^ b k ( t ) ] d t = V i n R S b k [ I b k + i ^ b k ( t ) ] [ D ¯ b k d ^ b k ( t ) ] [ V b + v ^ b ( t ) ]   , C b d [ V b + v ^ b ( t ) ] d t = k = 1 3 [ D ¯ b k d ^ b k ( t ) ] [ I b k + i ^ b k ( t ) ] [ I o + i ^ o ( t ) ] V b + v ^ b ( t ) R P b  
To simplify the calculation, we assume the following:
L a k = L b k = L , I a k = I b k = I , i a k ( t ) = i b k ( t ) = i ( t ) , C a = C b = C , V a = V b = V , v a ( t ) = v b ( t ) = v ( t ) , R S a k = R S b k = R S , R p a = R p b = R p , D a k = D b k = D , d a k ( t ) = d b k ( t ) = d ( t ) .
By Laplace transformation of the above equation:
s L i ^ ( s ) = R S i ^ ( s ) D ¯ v ^ ( s ) V d ^ ( s ) s C v ^ ( s ) = 3 ( D ¯ i ^ ( s ) I d ^ ( s ) ) i ^ o ( s ) v ^ ( s ) R P
The transfer function of the capacitor voltage and duty cycle of the converter considering the parasitic parameters is further simplified:
G v d ( s ) = v ( s ) d ( s ) = 3 R P L I s + 3 I R S R P + 3 R P ( 1 d ) V R P L C s 2 + ( R P R S C + 2 L ) s + 2 R S + 3 R P ( 1 d ) 2
Double-pole double-zero compensation is selected in this paper, which also has a good suppression effect on the high-frequency interference, so it is often used in voltage control or the direct duty cycle control.
The current sharing control block diagram based on the duty cycle compensation is shown in Figure 5. G c is the transfer function of the voltage control, G v d is the transfer function of the capacitor voltage to the duty cycle and G m is the transfer function of the modulator. The transfer function is as follows:
G c ( s ) = K ( 1 + s / ω z 1 ) ( 1 + s / ω z 2 ) s ( 1 + s / ω p 1 ) ( 1 + s / ω p 2 )
In order to improve the dynamic response of the system, the crossing frequency of the compensated system transfer function is set to 300 Hz. One of the three poles is fixed and set at zero to improve the low-frequency gain; two zeros can eliminate the phase lag caused by the double poles of the controlled object; and the two poles are set at the switching frequency of 20 kHz to accelerate the attenuation speed of the high-frequency terminal and improve the anti-interference capability.
According to Equations (5) and (6), the compensation amount of duty cycle can be obtained by sampling the values of the load current and input voltage and combining the estimated parasitic parameters.

4. Current Distribution Strategy Based on Efficiency Optimization

In order to maximize the efficiency of the six-phase staggered double boost converter, a double loop control of the energy outer loop current inner loop is designed. The energy loop control is to derive the energy model through the differential flatness of the converter, so as to convert the voltage regulation into the power control. The current loop is to ensure that the current of each phase can be distributed with an optimal efficiency. The specific control block diagram is shown in Figure 6.

4.1. Energy Outer Ring Design

Differential flatness theory is a concept of nonlinear systems, which reveals the structural property of nonlinear systems. In general, many nonlinear systems are differential flat. As long as a set of output vectors of the system can be found so that both the input vector and the state vector of the system can be represented by the set of the output vectors and their finite order derivatives, the system is a differential flat system, and the output vector is a flat output (Xu Liangcai et al., 2010). Nonlinear systems are defined as:
x ˙ = f ( x , u ) , x R n , u R n y = g ( x )
If an output vector z = h ( x , u , u ˙ , , u ( l ) ) can be found so that both the state vector and the input vector can be represented by the quantity and its finite order differential, then the system is differential flat.
First, judge whether the system is a differential flat system, make the state vector be two capacitor voltages x = x 1 , x 2 T = V a , V b T and the input vector be the input power of the two modules u = u 1 , u 2 T = P i n a , P i n b T . Select the energy of the two capacitors z = z 1 , z 2 T = E 1 , E 2 T as the flat output, namely:
z = z 1 , z 2 T = 1 2 C a V a 2 , 1 2 C b V b 2 T
Expand the above equation:
x = 2 z 1 C a , 2 z 2 C b T = φ ( z )
According to the equivalent circuit of the converter considering the parasitic parameters, it can be obtained that:
z ˙ = P o u t a P l o a d a V a 2 R P a , P o u t b P l o a d b V b 2 R P b T
where P o u t a = P i n a k = 1 3 R S a k ( α a k P i n a V i n ) 2 , P o u t b = P i n b k = 1 3 R S b k ( α b k P i n b V i n ) 2 , α a k and α b k are the power distribution coefficients of the two modules. Equation (20) can be derived as follows:
u = ψ ( z , z ˙ )
The above analysis verifies that the system is a differential flat system with capacitor energy as the flat output.
Due to the symmetry of the topology, the energy models of the upper and lower modules are integrated into:
E = 1 2 C a V a 2 + 1 2 C b V b 2 E ˙ = P o u t P l o a d V a 2 R P a V b 2 R P b
To ensure that the capacitor energy can track the reference value, the following second-order controller is adopted:
E ˙ r e f E ˙ + 2 ξ E ω E E r e f E + ω E 2 E r e f E d t = 0
When the energy regulation coefficient ξ E , ω E > 0 , the controller can reach a stable state at the working point.
Similarly, integrate the power of the upper and lower modules:
P o u t = P i n k = 1 6 R S k ( α k P i n V i n ) 2
Wherein, α k is the power distribution coefficient of each phase, which can be adjusted to maximize the efficiency of the converter. The power distribution coefficient shall meet k = 1 6 α k = 1 . In order to obtain the reference value of the input power, Equation (24) can be rewritten as:
P i n = V i n 2 V i n 4 4 V i n 2 P o u t k = 1 6 α k 2 R S k 2 k = 1 6 α k 2 R S k
By using the above formula, the reference value of the output power can be obtained from the reference value of the capacitor voltage, and then the reference value of the input power can be derived. The design of the energy loop control can be realized.

4.2. Current Inner Loop Design

The reference value of each phase current is obtained based on the power reference value output by the energy loop:
i k r e f = α k P i n r e f V i n
The control objective of the current inner loop is to make each phase current track the reference current and adopt the sliding mode control with a good robustness, such as the sliding mode surface:
s k = i k i k r e f + k i k i k i k r e f d t
The derivative of the sliding mode surface is derived. When s ˙ k = λ i k s k , the phase current will track its reference current. Equation (27) can be modified as follows:
e ˙ k + ( k i + λ i ) e k + k i λ i e k d t = 0
where k i and λ i are current regulation coefficients. The current regulation frequency ω i 2 = k i λ i .
The duty cycle can be obtained from the reference value of each phase current:
d a k = 1 + 1 V a R S a k i a k V i n + L a k λ i s a k + d i a k r e f d t k i ( i a k i a k r e f ) d b k = 1 + 1 V b R S b k i b k V i n + L b k λ i s b k + d i b k r e f d t k i ( i b k i b k r e f )
Similar to the voltage and current double loop control, the energy and current double loop control should consider the bandwidth of the two controls. The adjustment coefficients of the energy loop and current loop designed in this paper should meet the following conditions, as shown in Table 1:

4.3. Optimal Power Allocation

The power distribution coefficient α k of each phase of the energy current double loop control designed above is the same, and the power of each phase will be equally distributed. However, this distribution ignores the difference in the efficiency characteristics of each phase and cannot ensure the maximum efficiency of the converter. In order to improve the conversion efficiency of the six-phase staggered double boost converter, the power distribution coefficients of each phase need to be adjusted to achieve a power redistribution. It can be seen from Equation (25) that adjusting the power distribution coefficient can adjust the value of the input power reference value to achieve the optimal control of converter efficiency.
The current distribution problem for efficiency optimization is essentially a problem of finding the extreme value of the k-1 variable function. The gradient descent method is the most basic method for solving the extreme value of the multivariate function. The minimum value of the function can be obtained by solving the point with a zero gradient:
P i n r e f α k = 0   , ( k = 1 , 2 , ...5 )
By solving the above equation, it can be obtained that the optimal power distribution coefficient to minimize the reference value of input power is:
α k o p t = j = 1 j k 6 R S j i = 1 6 j = 1 j i 6 R S j
The optimal power distribution coefficient can be obtained from the above equation. In order to avoid extreme cases, the optimal power distribution coefficient is very small due to the low output power of the converter. When the optimal power distribution coefficient is lower than a certain value, the controller cuts off the phase with the largest series resistance in the two modules and improve the power distributed in each phase by reducing the number to achieve an efficiency optimization.
The efficiency of the converter under a light load can be improved by optimizing the power distribution. If the parameters of each phase are identical, the power distribution coefficient will also be identical; when the parameters of each phase are inconsistent, the phase has a greater equivalent series resistance. Thus, the phase with a lower efficiency has less power distributed, and vice versa. The overall efficiency of the converter can be improved by a power redistribution. This power distribution method makes the aging degree of each phase more consistent and further improves the ability of current sharing.

5. Simulation and Experiment

In order to verify the correctness of the current distribution strategy proposed in this chapter, a simulation model is built using Simulink, which is specifically divided into the following three parts: a parasitic parameter estimation, a current sharing control based on the duty cycle compensation and a current distribution strategy based on efficiency optimization. The simulation parameters are shown in Table 2.
The estimation of the parasitic parameters is the premise of the first two current distribution controls. In order to verify the convergence of the parameter estimation, 0.2 Ω, 0.4 Ω, 0.2 Ω, 0.1 Ω, 0.2 Ω and 0.5 Ω resistors are successively applied to the six phases of the converter, and two 100 Ω resistors are, respectively, applied to both ends of the two capacitors.
As shown in Figure 7, the six-phase equivalent series resistance is 0.2523 Ω, 0.4629 Ω, 0.2512 Ω, 0.151 Ω, 0.2531 Ω and 0.5697 Ω, respectively, and the estimated parallel resistance is 76.19 Ω and 75.68 Ω. It can be seen that the series resistance values of the first, third and fifth phases are basically the same, the resistance value of the second phase is about 0.2 Ω higher than that of the three phases, the resistance value of the fourth phase is about 0.1 Ω lower than that of the three phases and the resistance value of the sixth phase is about 0.32 Ω higher than that of the three phases, which is basically consistent with the difference value of the input resistance. This shows that the parameter estimation can accurately estimate the equivalent parasitic parameters of the converter, laying the foundation for the subsequent current distribution control.
In order to verify the current sharing effect of the control algorithm, the six-phase staggered double boost converter without a current sharing compensation and with a current sharing compensation will be simulated, respectively, and the reference value of the output voltage will suddenly change to verify the dynamic response capability of the voltage control. The output voltage waveform and six-phase current waveform are shown in Figure 8 and Figure 9.
As shown in Figure 8, the designed compensation voltage control can perform a fast tracking of the given value. The voltage overshoot is only about 5 V, and the adjustment time is only ten microseconds. It has a good dynamic response capability. At the same time, the addition of duty cycle compensation has no effect on the voltage control.
It can be seen from Figure 9 that, due to the imbalance of the parasitic parameters of each phase, the current of each phase will be obviously unbalanced without a current sharing compensation. The phase current of the phase with smaller parasitic parameters will be relatively larger, while the phase current of the phase with larger parasitic parameters will be smaller; when the reference value of the output voltage changes from 300 V to 350 V, this imbalance will be aggravated when the load current increases. If the converter works under a heavy load, some phase currents may exceed the limit value, causing the converter to stop working. After adding a duty cycle compensation, it is obvious that each phase can basically realize the average distribution of the current. When the load current changes, the current of each phase will quickly return to the same value under the current sharing control, which greatly improves the current sharing performance of the converter.
The final verification is the current distribution control based on efficiency optimization. The input voltage of the converter is set as 100 V, the output voltage is 300 V, the power carried is 5~12 kW and the parasitic parameters of each phase remain unchanged. The precondition of the current distribution control based on efficiency optimization is to use the parasitic parameters to estimate the value of the series resistance of each phase, and then calculate the power distribution coefficient of each phase.
Figure 10 shows the comparison between the current sharing control and the efficiency optimization control under the load of 9 kW. Before 0.3 s, the traditional current sharing control is adopted, that is, the power distribution coefficient of each phase is 1/6. It can be seen that the phase with a different efficiency has the same power distribution, and the efficiency of the converter is 81.56%; after 0.3 s, the optimal power distribution coefficients calculated from the parasitic parameters are put into operation, which are 0.1792, 0.0916, 0.1799, 0.3005, 0.1779 and 0.0709, respectively. When the equal power distribution coefficient becomes the optimal power distribution coefficient, it means that the reference value of the input power is minimized, which also means that the converter efficiency is optimal. As shown in Table 3, the converter efficiency rises to 82.97%, 1.41% higher than the current sharing control. In fact, the efficiency is improved by transferring the power on the phase with a low efficiency to the phase with a high efficiency. By using this control method, the aging degree of each phase of the converter can reach the same level, and then the current sharing control efficiency of the converter in high power situations can be improved to a certain extent.
Table 3 shows the corresponding efficiency under the current sharing control and efficiency optimization control when the converter is loaded with different loads under light load conditions, as well as the improved efficiency after adopting efficiency optimization control. In order to have a more intuitive understanding of the efficiency characteristics of the converter under different loads, the curve in Figure 11 is drawn using Matlab according to the data in Table 3. The red line is the efficiency of the converter using the current sharing control, and the blue line is the efficiency after efficiency optimization. They correspond to the left coordinate axis, and the green line is the increased efficiency value, which corresponds to the right coordinate axis.
It can be seen from Figure 11 that when the output voltage is 300 V, the efficiency of the converter increases first and then decreases with the increase in the load power. The reason for this is that when the output current is especially small, the switching loss of the switch tube is mainly affected by the switching frequency, so it accounts for a large proportion of the total loss, so the efficiency will increase with the increase in the load; however, when the output current continues to increase, the conduction loss of the switch increases with the increase in the current, and its proportion in the total loss gradually increases, and the efficiency starts to decline. The efficiency curves under the two control methods confirm this. Similarly, with the increase in the load, the efficiency increment of the efficiency optimization control also increases, because the control method reduces the loss of parasitic resistance, and the loss will increase with the increase in the current.

6. Conclusions

In this paper, two current distribution strategies are designed for the six-phase staggered double boost converter. Generally, due to the inevitable difference in the parasitic parameters of each phase, the current of each phase will be unbalanced. Under the heavy load working conditions, the current stress borne by some phases is likely to exceed the limit value, thus reducing the service life of the converter. This paper first uses the relationship between the current value of the six-phase inductor of the converter and the parasitic parameters to derive the duty cycle compensation amount and it also introduces the compensation amount through an online parameter estimation to achieve the current sharing control.
Aiming at the low efficiency of the converter under a light load, a current distribution strategy of the energy outer loop current inner loop is designed, and the energy model of the converter is established. The overall efficiency of the converter is improved by adjusting the power distribution coefficient. Simulink is used to build corresponding simulation models to verify the feasibility and effectiveness of the above two current distribution controls.
The future research directions of this paper are as follows: there is still much room for improvement in the topology of the interleaved dual boost converter, such as adding auxiliary circuits to improve the voltage gain or using soft switching technology to reduce the switching loss of the converter, so as to further improve the efficiency [23,24].
This paper studies the current distribution strategies in two scenarios and does not study how and when to switch these two control methods, which is also the main research direction in the future.

Author Contributions

Conceptualization, P.W.; Data curation, C.L. and H.C.; Formal analysis, P.W.; Investigation, X.C.; Methodology, Y.Z.; Validation, J.L.; Writing—original draft, P.W.; Writing—review & editing, R.W. All authors have read and agreed to the published version of the manuscript.

Funding

This study is supported by the State Key Laboratory of Alternate Electrical Power System with Renewable Energy Sources (Grant No. LAPS22002).

Conflicts of Interest

The authors declare no conflict of interest.

References

  1. Liu, X.; Du, Z.; Tan, Y.; Liu, Y. Voltage Optimization Control Strategy for Islanded Microgrid Source-Grid-Load Active-Reactive Power Coordination Based on Collaborative Di-MPC. Front. Energy Res. 2022, 10, 880825. [Google Scholar] [CrossRef]
  2. Traiki, G.; Ouajji, H.; Bifadene, A.; Bouattane, O. Comparative study of boost, interleaved and double dual boost converter topologies. In Proceedings of the 2018 International Conference on Electronics, Control, Optimization and Computer Science, Kenitra, Morocco, 5–6 December 2018; pp. 164–171. [Google Scholar]
  3. Forouzesh, M.; Siwakoti, Y.P.; Gorji, S.A.; Blaabjerg, F.; Lehman, B. Step-Up DC-DC converters: A comprehensive review of voltage-boosting techniques, topologies, and applications. IEEE Trans. Power Electron. 2017, 32, 9143–9178. [Google Scholar] [CrossRef]
  4. Garcia, F.S.; Pomilio, J.A.; Spiazzi, G. Modeling and Control Design of the Interleaved Double Dual Boost Converter. IEEE Trans. Ind. Electron. 2013, 60, 3283–3290. [Google Scholar] [CrossRef]
  5. Nguyen, V.-C.; Cha, H.; Bui, D.-V.; Choi, B. Modified Double-Dual-Boost High-Conversion-Ratio DC–DC Converter with Common Ground and Low-Side Gate Driving. IEEE Trans. Power Electron. 2022, 37, 4952–4956. [Google Scholar] [CrossRef]
  6. Guepfrih, F.; Waltrich, G.; Lazzarin, T.B. High Step-Up DC-DC Converter Using Built-In Transformer Voltage Multiplier Cell and Dual Boost Concepts. IEEE J. Emerg. Sel. Top. Power Electron. 2021, 9, 6700–6712. [Google Scholar] [CrossRef]
  7. Tolani, S.; Sensarma, P. An Instantaneous Average Current Sharing Scheme for Parallel UPS Modules. IEEE Trans. Ind. Electron. 2017, 64, 9210–9220. [Google Scholar] [CrossRef]
  8. Xi, Y.; Zheng, X.; Zhang, L.; Cao, X. Technical strategy of DC-DC parallel current sharing control. Autom. Appl. 2020, 4, 98–100. [Google Scholar]
  9. Glaser, J.S.; Witulski, A.F. Output plane analysis of load-sharing in multiple-module converter systems. IEEE Trans. Power Electron. 1994, 9, 43–50. [Google Scholar] [CrossRef]
  10. Wang, H.; Han, M.; Han, R.; Guerrero, J.M.; Vasquez, J.C. A Decentralized Current-Sharing Controller Endows Fast Transient Response to Parallel DC–DC Converters. IEEE Trans. Power Electron. 2018, 33, 4362–4372. [Google Scholar] [CrossRef] [Green Version]
  11. Zhang, Q.; Zhuang, X.; Liu, Y.; Guo, H.; Wang, C. Control strategy of parallel current sharing of DC micro sources based on line impedance compensation. Power Grid Technol. 2021, 45, 1912–1921. [Google Scholar]
  12. Foley, R.F.; Kavanagh, R.C.; Egan, M.G. Sensorless Current Estimation and Sharing in Multiphase Buck Converters. IEEE Trans. Power Electron. 2012, 27, 2936–2946. [Google Scholar] [CrossRef]
  13. Gordillo, J.; Aguilar, C. A Simple Sensorless Current Sharing Technique for Multiphase DC-DC Buck Converters. IEEE Trans. Power Electron. 2017, 32, 3480–3489. [Google Scholar] [CrossRef]
  14. You, J.; Meng, F.; Zhang, J. Design of Current Sharing Controller for Parallel DC/DC Converters Based on Loop Shaping. Proc. CSEE 2019, 39, 585–593+655. [Google Scholar] [CrossRef]
  15. Wang, F.; Wang, Y.; Dong, Z.; Wang, S. Multiphase Low Stresses High Step-Up DC–DC Converter With Self-Balancing Capacitor Voltages and Self-Averaging Inductor Currents. IEEE Trans. Power Electron. 2022, 37, 6913–6926. [Google Scholar] [CrossRef]
  16. Wong, P.-L.; Xu, P.; Yang, P.; Lee, F.C. Performance improvements of interleaving VRMs with coupling inductors. IEEE Trans. Power Electron. 2001, 16, 499–507. [Google Scholar] [CrossRef]
  17. Yan, J.; Mou, L.; Zhu, G. Research on Phase Number Regulation Current of Multiphase Parallel Boost Converter for Photovoltaic Power Generation. Power Autom. Standby 2016, 36, 71–77. [Google Scholar]
  18. Bartal, P.; Hamar, J.; Nagy, I. Efficiency improvement in modular DC/DC converters using unequal current sharing. In Proceedings of the International Symposium on Power Electronics Power Electronics, Electrical Drives, Automation and Motion, Sorrento, Italy, 20–22 June 2012; pp. 275–280. [Google Scholar]
  19. Bartal, P.; Nagy, I. Game Theoretic Approach for Achieving Optimum Overall Efficiency in DC/DC Converters. IEEE Trans. Ind. Electron. 2014, 61, 3202–3209. [Google Scholar] [CrossRef]
  20. Zhang, Q.; Wang, Y.; Wang, R. Efficiency optimization control method for multi power supply parallel operation. Autom. Power Syst. 2018, 42, 96–103+199. [Google Scholar]
  21. Kim, M.; Park, H.P.; Jung, J.H. Hybrid Input Power Balancing Method of Modular Power Converters for High Efficiency, High Reliability, and Enhanced Dynamic Performance. IEEE Trans. Ind. Electron. 2021, 69, 5132–5141. [Google Scholar] [CrossRef]
  22. Shahin, A.; Payman, A.; Martin, J.-P.; Pierfederici, S.; Meibody-Tabar, F. Approximate novel loss formulae estimation for optimization of power controller of DC/DC converter. In Proceedings of the IECON 2010-36th Annual Conference on IEEE Industrial Electronics Society, Glendale, AZ, USA, 7–10 November 2010; pp. 373–378. [Google Scholar]
  23. Sun, C.; Sun, Q.; Wang, R.; Zhang, P.; Zhang, L.; Wang, P. Universal Synchronous Rectification Scheme for LLC Resonant Converter Using Primary-Side Inductor Voltage. IEEE Trans. Ind. Electron. 2022. [Google Scholar] [CrossRef]
  24. Sun, C.; Sun, Q.; Wang, R.; Li, Y.; Ma, D. Adaptive dead-time modulation scheme for a bidirectional LLC resonant converter in energy router. CSEE J. Power Energy Syst. 2021. [Google Scholar] [CrossRef]
Figure 1. Six-phase interleaved double dual boost converter.
Figure 1. Six-phase interleaved double dual boost converter.
Sustainability 14 14797 g001
Figure 2. Equivalent circuit of device parasitic parameters.
Figure 2. Equivalent circuit of device parasitic parameters.
Sustainability 14 14797 g002
Figure 3. Operation modes of converter considering parasitic parameters. (al) different states of parasitic parameters.
Figure 3. Operation modes of converter considering parasitic parameters. (al) different states of parasitic parameters.
Sustainability 14 14797 g003aSustainability 14 14797 g003b
Figure 4. Equivalent circuit of converter considering parasitic parameters.
Figure 4. Equivalent circuit of converter considering parasitic parameters.
Sustainability 14 14797 g004
Figure 5. Block diagram of current sharing control based on duty cycle compensation.
Figure 5. Block diagram of current sharing control based on duty cycle compensation.
Sustainability 14 14797 g005
Figure 6. Block diagram of current sharing control based on efficiency optimization.
Figure 6. Block diagram of current sharing control based on efficiency optimization.
Sustainability 14 14797 g006
Figure 7. Estimation of parasitic parameters with a load of 30kW. (a) Series resistance estimation; (b) parallel resistance estimation.
Figure 7. Estimation of parasitic parameters with a load of 30kW. (a) Series resistance estimation; (b) parallel resistance estimation.
Sustainability 14 14797 g007
Figure 8. Output voltage with reference value change.
Figure 8. Output voltage with reference value change.
Sustainability 14 14797 g008
Figure 9. Current waveform of each phase with or without current sharing control. (a) No current sharing control; (b) current sharing control based on duty cycle compensation.
Figure 9. Current waveform of each phase with or without current sharing control. (a) No current sharing control; (b) current sharing control based on duty cycle compensation.
Sustainability 14 14797 g009
Figure 10. Current waveform and efficiency curve before and after efficiency optimization. (a) Current waveform; (b) efficiency curve.
Figure 10. Current waveform and efficiency curve before and after efficiency optimization. (a) Current waveform; (b) efficiency curve.
Sustainability 14 14797 g010
Figure 11. Comparison of converter efficiency under different loads.
Figure 11. Comparison of converter efficiency under different loads.
Sustainability 14 14797 g011
Table 1. Controller parameters.
Table 1. Controller parameters.
ControllerParameterValue
Energy loop ξ E 0.7
ω E 100 rad/s
Current loop k i 2000 rad/s
λ i 2000 rad/s
ω i 2000 rad/s
Table 2. Simulation parameters.
Table 2. Simulation parameters.
ParameterValue
Input DC voltage Vin100 V
Reference value of output voltage Vref300 V
Reference value of capacitor voltage VCref200 V
Inductance L330 μH
Capacitance C1410 μF
output power Po30 kW
switching frequency fsw20 kHz
Table 3. Converter efficiency under different loads.
Table 3. Converter efficiency under different loads.
Load Power (kW)Current Sharing Control Efficiency (%)Efficiency Optimization Control Efficiency (%)Efficiency Increment (%)
579.3880.120.74
680.6481.460.82
781.382.320.98
881.5782.791.22
981.5682.971.41
1081.3382.961.63
1180.9582.81.85
1280.4382.52.07
Publisher’s Note: MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Share and Cite

MDPI and ACS Style

Wang, P.; Li, C.; Liu, J.; Cao, X.; Cui, H.; Zhang, Y.; Wang, R. Research on Current Distribution Strategy Based on Interleaved Double Boost Converter. Sustainability 2022, 14, 14797. https://doi.org/10.3390/su142214797

AMA Style

Wang P, Li C, Liu J, Cao X, Cui H, Zhang Y, Wang R. Research on Current Distribution Strategy Based on Interleaved Double Boost Converter. Sustainability. 2022; 14(22):14797. https://doi.org/10.3390/su142214797

Chicago/Turabian Style

Wang, Pengcheng, Chengchen Li, Junqi Liu, Xingchen Cao, Haoran Cui, Yi Zhang, and Rui Wang. 2022. "Research on Current Distribution Strategy Based on Interleaved Double Boost Converter" Sustainability 14, no. 22: 14797. https://doi.org/10.3390/su142214797

APA Style

Wang, P., Li, C., Liu, J., Cao, X., Cui, H., Zhang, Y., & Wang, R. (2022). Research on Current Distribution Strategy Based on Interleaved Double Boost Converter. Sustainability, 14(22), 14797. https://doi.org/10.3390/su142214797

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop