Next Article in Journal
Structural and Magnetic Properties of Carbon-Based Nanocomposites Containing Iron Oxides: Effect of Thermal Treatment Atmosphere
Previous Article in Journal
Fabrication of High-Quality MoS2/Graphene Lateral Heterostructure Memristors
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Ternary Logic Design Based on Novel Tunneling-Drift-Diffusion Field-Effect Transistors

1
School of Physics and Information Engineering, Shanxi Normal University, Taiyuan 030031, China
2
Jiachuang Semiconductor Technology, Co., Ltd., Jinjiang 362200, China
3
Research and Development Center of Optoelectronic Hybrid IC, Guangdong Greater Bay Area Institute of Integrated Circuit and System, Guangzhou 510535, China
4
School of Information Engineering, Xi’an University, Xi’an 710065, China
5
State Key Laboratory of Widegap Semiconductor Optoelectronic Materials and Technologies, North University of China, Taiyuan 030051, China
*
Author to whom correspondence should be addressed.
Nanomaterials 2025, 15(16), 1240; https://doi.org/10.3390/nano15161240
Submission received: 13 July 2025 / Revised: 4 August 2025 / Accepted: 11 August 2025 / Published: 13 August 2025
(This article belongs to the Section Nanoelectronics, Nanosensors and Devices)

Abstract

In this paper, a novel Tunneling-Drift-Diffusion Field-Effect Transistor (TDDFET) based on the combination of the quantum tunneling and conventional drift-diffusion mechanisms is proposed for the design of ternary logic circuits. The working principle of the TDDFET is analyzed in detail. Then, the device is packaged as a “black box” based on the table lookup method and further embedded into the HSPICE platform using the Verilog-A language. The basic unit circuits, such as the Standard Ternary Inverter (STI), Negative Ternary Inverter (NTI), Positive Ternary Inverter (PTI), Ternary NAND gate (T-NAND), and Ternary NOR gate (T-NOR), are designed. In addition, based on the designed unit circuits, the combinational logic circuits, such as the Ternary Encoder (T-Encoder), Ternary Decoder (T-Decoder), and Ternary Half Adder (T-HA), and the sequential logic circuits, such as the Ternary D-Latch and edge-triggered Ternary D Flip-Flop (T-DFF), are built, which has important significance for the subsequent investigation of ternary logic circuits.

1. Introduction

With the rapid development of the Internet of Things (IoT) and artificial intelligence (AI), modern information technology shows increasing demand for improving data storage and processing capabilities [1,2]. Advances in integrated circuit (IC) technology are increasingly focusing on low power consumption and high integration to meet the challenges. In order to improve the performance of the IC, the feature size of transistors is continuously reduced [3,4,5,6]. However, with the transistors scaled to the nano-scale, the short-channel effects lead to increasingly significant static power consumption in the CMOS technology [7]. At present, the reduction in the transistor size has approached the physical limit determined by fundamental laws [8,9]. As the complexity of data and algorithms increases, traditional binary systems are increasingly limited in handling and managing complex computational requirements. In contrast, the multi-valued systems are increasingly considered as strong candidates for replacing the traditional binary systems [10,11].
Three is generally considered the optimal logical cardinal number, considering it is the integer closest to the natural constant, and the ternary logic presents obvious advantages over the binary logic [12]. For example, ternary logic can obtain a higher density of information with the same number of gates or chip area as binary logic, and it requires fewer gates to store the same information. Ternary logic allows more information to be efficiently transmitted over a given set of wires and more data to be compactly stored in a fixed register length [13,14,15,16,17]. As a result, the complexity associated with the chip inter-connectivity and space requirements can be significantly reduced. Specifically, compared to the binary logic, the ternary logic system achieves a 36.9% reduction in chip complexity and greatly improves the utilization of hardware resources [18]. As an extension of the traditional logic system, the ternary logic system provides a new perspective for understanding and dealing with uncertainty. By introducing a third state, i.e., “uncertainty”, it enriches the dimension of logical expression and allows AI systems to deal with ambiguous and incomplete information with greater flexibility [19,20,21].
A variety of novel devices, including the quantum dot gate field-effect transistors (QDGFETs) [22], memristors [13,23], negatively-capacitor field-effect transistors (NCFETs) [24], carbon nanotube field-effect transistors (CNTFETs), and graphene [25] nanoribbon field-effect transistors (GNRFETs) [26,27], have shown potential for building ternary logic circuits. However, these devices usually require additional passive components or multi-valued power supplies when constructing the ternary logic inverter, which increases the chip area and system complexity, and does not have the advantages of the ternary logic itself. In addition, the application of novel low-dimensional materials also leads to significant challenges when integrating these devices into the traditional complementary metal-oxide-semiconductor (CMOS) manufacturing processes, and there are considerable difficulties in scaling these devices to the levels required for very large-scale integrated (VLSI) circuits.
To solve these problems, a novel Tunneling-Drift-Diffusion Field-Effect Transistor (TDDFET) is proposed by combining the carrier tunneling mechanism with the conventional drift-diffusion mechanism, enabling the TDDFET to exhibit a third stable state in addition to the traditional on and off states, making it very suitable for the ternary logic design. The TDDFET that is only based on the traditional silicon material and does not require novel material can maximize the compatibility with the traditional CMOS platform. In addition, compared to the already published design for the ternary inverters, the TDDFET-based ternary inverter requires only two devices and involves no passive component or multi-valued power supply. This is very significant for reducing the chip area and system complexity as well as improving the integration.

2. Device Structure and Principle

Figure 1 shows the structural diagram of the proposed n-type Si TDDFET (nTDDFET), and the key parameters are presented in Table 1. The source is composed of N+ and P+ doped regions. In addition, the device has two asymmetrical gates at the top and bottom, with the top gate extending to cover a portion of the P+ source, while the bottom gate is aligned with the channel region and covers only the channel body. The P+ source, top gate, channel body, and N+ drain form a p-i-n TFET, while the N+ source, bottom gate, channel body, and N+ drain form an n-i-n MOSFET. The P+ source of the TFET is electrically connected to the N+ source of the MOSFET and shares the channel body and drain region; so, the two devices are electrically connected in parallel. In order to facilitate the subsequent analysis, two cut-lines, AA0 and BB0, are also marked in Figure 1, where AA0, located at the midpoint of the overlap area between the top gate and P+ source, is vertical to the channel direction, and BB0, located 3 nm above the bottom surface of the channel body, is parallel to the channel direction.
In this work, the TCAD Sentaurus is used to analyze the principle and performance of the device. The dynamic non-local BTBT model, which considers the influence of a non-uniform electric field on the tunneling probability, is used to simulate the tunneling current and is calibrated by the same device structure as the experimental TFET reported in [28], as shown in Figure 2a. In addition, the mobility model related to the doping concentration, band gap narrowing, Shockley–Read–Hall recombination model, and high electric field velocity saturation model are also considered.
Figure 2b exhibits the transfer curves of the n-type TDDFET at VDS = 0.1 V and VDS = 0.5 V. These curves are significantly different from those observed for MOSFETs and TFETs. The curves show a significant turn voltage, Vturn. For VGS < Vturn, the drain current IDS increases slowly with VGS, and once VGS > Vturn, IDS increases rapidly with VGS and then gradually approaches saturation. It is clear that the law of the transfer curve when VGS is larger than Vturn is more similar to that of MOSFETs. The two different current trends before and after Vturn indicate two different conduction mechanisms of current.
Figure 3a presents the distribution of the current density and carrier tunneling probability for VGS = 0.3 V. It can be seen that the current is mainly concentrated in the channel region near the top gate and that the carrier tunneling probability is mainly distributed in the P+ source region. Moreover, the electron tunneling probability (eBTBT) is closely distributed near the interface between the P+ source and the top gate, while the distribution of the hole tunneling probability (hBTBT) is farther away from this interface, indicating that the tunneling process is perpendicular to the interface between the P+ source and the top gate. Specifically, the electrons tunnel from the region in the P+ source farther away from the top gate interface to the region close to the top gate interface. Subsequently, the tunneling electrons drift towards the drain direction under the effect of the drain voltage until they are collected by the drain contact and form the drain current. Therefore, at VGS = 0.3 V, the BTBT dominates the device current being distributed in the channel near the top gate interface.
When VGS gradually increases to 0.9 V, it is large enough to induce a large number of electrons in the channel region near the bottom surface, thus connecting the N+ source to the N+ drain so that the electrons in the N+ source can enter the channel region near the bottom gate by thermal emission. These electrons then continue to drift in the channel and are finally collected by the drain electrode. Considering that the probability of carrier thermal emission is much higher than the probability of carrier tunneling, the drift current is significantly higher than the BTBT current mainly concentrated near the top gate interface. Therefore, the drift-diffusion mechanism dominates the device current, and this is why the device current is mainly distributed in the channel near the bottom surface, although the tunneling probability and tunneling current are greatly enhanced, as exhibited in Figure 3b.
In order to further illustrate the conduction mechanism of the TDDFET, the band diagrams along the cut-line AA0 are given in Figure 4a. Whether VGS = 0.3 V or 0.9 V, the conduction band in the P+ source region close to the interface between the top gate and the P+ source region is lower than the valence band in the region farther away from the interface. This allows the electrons in the region farther away from the interface between the P+ source and the top gate to tunnel into the region closer to the interface. Finally, the electron tunneling probabilities are distributed in the region close to the top gate in the P+ source region, and the hole tunneling probabilities are distributed in the region far away. The band diagram along the cut-line BB0 is presented in Figure 4b. Obviously, at a low voltage VGS = 0.3 V, there is a high energy barrier near the interface between the N+ source region and the channel, preventing the electrons in the N+ source from injecting into the channel, resulting in a low drift-diffusion current. Therefore, the device current at VGS = 0.3 V is dominated by the tunneling mechanism and is mainly distributed in the channel body near the top surface. However, at VGS = 0.9 V, the interface barrier is greatly reduced, and the electrons in the N+ source can be injected into the channel region through thermal emission and gradually drift towards the drain direction until they are collected by the drain electrode. Because the probability of thermal emission is much higher than that of tunneling, the device current is dominated by the drift-diffusion mechanism and is mainly distributed in the channel body near the bottom surface.
In TDDFETs, two conduction mechanisms are at play. When VGS < Vturn, the device current mainly depends on the tunneling mechanism and is distributed in the channel body near the top surface. When VGS > Vturn, the device current mainly depends on the drift-diffusion mechanism and is distributed in the channel body near the bottom surface. Since the drift-diffusion current is significantly larger than the tunneling current, the current curve turns around Vturn and makes the TDDFET present the third state between the on state and the off state. Thus, the TDDFET is very suitable for the design of ternary logic circuits.

3. Ternary Logic Circuit Design

This part introduces the design of some ordinary ternary logic circuits using the TDDFETs, including the ternary combinational and sequential logic circuits. Owing to the absence of analytical models for TDDFETs and the time-consuming and challenging convergence nature of numerical simulations for multi-device circuits, the widely used lookup table approach is adopted. In this approach, the TDDFET is treated as a black box, and the corresponding electrical characteristics are simulated through interpolation from a table containing a large amount of input–output data of the device. Thus, a greater volume of input–output data results in enhanced model accuracy. In this part, the TCAD numerical simulation is used to generate the table containing a large number of Current–Voltage (I–V) and Capacitance–Voltage (C–V) data of the n- and p-type TDDFETs, and then, these data are embedded into the SPICE simulation tool using the Verilog-A language. To ensure the accuracy of the simulation, the current and capacitance of the TDDFET change with the variation in VDS sweeping VGS from 0.0 V to 1.5 V in small increments of 0.03 V.
The inverter is the most basic unit circuit in the ternary logic circuits, and there are three kinds of ternary inverters, namely, the Standard Ternary Inverter (STI), Negative Ternary Inverter (NTI), and Positive Ternary Inverter (PTI). The truth tables are shown in Table 2, and the difference between these three inverters is that the output corresponding to the input logic “1” is different. The STI, NTI, and PTI invert input logic “1” to logic “1”, “0”, and “2”, respectively.
Figure 5a shows the almost-symmetrical n-type and p-type TDDFET transfer curves, and the corresponding voltage transfer curve (VTC) of the STI at VDD = 0.9 V is presented in Figure 5b. The circuit structure of the STI built by the TDDFET shown in the insert in Figure 5a is exactly the same as that of the binary inverter. When the input logic is “0”, the input voltage Vin is very small and close to 0.0 V, the gate-source voltage of the nTDDFET, VGSn = Vin, is also small, and the nTDDFET is in the off state. The gate-source voltage of the p-type TDDFET (pTDDFET) VGSp = |Vin − VDD| is large, and the pTDDFET is in the on state. Finally, the output Vout ≈ VDD according to the series voltage division and the output logic “2” are obtained. When the input logic is “2”, the input voltage Vin is large and close to VDD. Thus, VGSn = Vin is large, and the nTDDFET is in the on state. VGSp = |Vin − VDD| is small, and the pTDDFET is in the off state. Therefore, Vout ≈ 0.0 V, and the output logic “0” is obtained. When the input Vin is near VDD/2 = 0.45 V, that is, when the input logic is “1”, VGSn = VGSp = 0.45 V. Thus, the nTDDFET and pTDDFET are both in the BTBT region, as exhibited by the transfer curves. Owing to the almost-symmetrical transfer curves, the BTBT current and output resistance of the two devices in the BTBT region are similar; thus, based on the series voltage division, it can be obtained that Vout ≈ VDD/2 = 0.45 V. That is, the output logic “1” is obtained.
Different from the STI, the NTI inverts input logic “1” to logic “0”, as its name indicates. This requires the current (or resistance) of the nTDDFET to be significantly greater than (or less than) the current (or resistance) of the pTDDFET when the input Vin is near VDD/2. This can be achieved by shifting the nTDDFET transfer curve to the left, which can be obtained by appropriately reducing the WF1 and WF2. Figure 5c shows the transfer curves of the nTDDFET with reduced Vturn = 0.14 V and that of the pTDDFET with unchanged Vturn. It can be seen that when Vin is near VDD/2 = 0.45 V, that is, when the input logic is “1”, VGSp = |Vin − VDD| = 0.45 V, which causes the pTDDFET to be in the BTBT region. However, when VGSn = Vin = 0.45 V, the nTDDFET is in the DD region owing to the reduced Vturn. The output resistance of the nTDDFET in the DD region is much smaller than that of the pTDDFET in the BTBT region. Thus, Vout ≈ 0.0 V, and the output logic “0” is obtained, as shown by the VTC curve of the NTI presented in Figure 5d.
Similarly, if the PTI is to be realized, namely, the input logic “1” is reversed to logic “2”, we need to shift the transfer curve of the pTDDFT to the right by appropriately increasing the WF1 and WF2. Figure 5e shows the transfer curves of the pTDDFET with right-shifted Vturn = −0.14 V and the nTDDFET with unchanged Vturn. When the input Vin is near VDD/2 = 0.45 V, that is, the input logic is “1”. When VGSn = Vin = 0.45 V, the nTDDFET is in the BTBT region, while when VGSp = |Vin − VDD| = 0.45 V, the pTDDFET is in the DD region. The output resistance of the pTDDFET in the DD region is much smaller than that of the nTDDFET in the BTBT region. Therefore, Vout ≈ VDD = 0.9 V, and the output logic “2” is obtained, as shown by the VTC of the PTI exhibited in Figure 5f.
The three types of ternary inverters can be realized by properly designing the Vturn of the TDDFETs. Considering that the circuit structure of the ternary inverter is the same as that of the binary inverter, the circuit symbols of the STI, NTI, and PTI are similar to the binary inverter, as shown in Figure 5a,c,e. The difference is that “·”, “−“, and “+”, respectively, refer to the STI, NTI, and PTI. Figure 6 shows the transient performance of the three inverters, and the expected function is obtained.
Table 3 gives the truth tables of the T-NAND and T-NOR, and the corresponding circuits and symbols are shown in Figure 7. It should be noted that when the TDDFET is in the off or on state, it can be approximately equivalent to an open or short circuit, and the voltage at node n1 can be approximately equal to 0.0 V or VDD. This is the same as that in a binary inverter. Taking the T-NAND in Figure 7a as an example, for input logic B = “0”, T2 is in the on state and can be approximately considered as a short circuit, whereas T3 is in the off state and can thus be approximately considered as an open circuit. Therefore, regardless of the input value of A, the equivalent resistance of the pull-up path is approximately 0 Ω, while the equivalent resistance of the pull-down path is approximately infinite; so, the voltage at node n1 is approximately VDD and the output logic is kept as “2”, as presented in Figure 8c, which gives the transient performance of the T-NAND. To achieve logic “0” at node n1, the equivalent resistance of the pull-down path should be close to 0 Ω, while that of the pull-up path should be extremely high. This implies that T1 and T2 can operate as open circuits, while T3 and T4 act as short circuits, which requires that both the inputs A and B should be logic “2”, as presented in Figure 8c.
To obtain the logic “1” at node n1, the equivalent resistance of the pull-up path must be equal to that of the pull-down path. Many combinations of the inputs A and B can lead to a voltage of VDD/2 at node n1. However, it should be noted that the TDDFET cannot be simply approximated as an open circuit or a short circuit when it operates in the BTBT region. This would result in unequal equivalent resistance of the pull-up and pull-down paths and further lead to the voltage at node n1 deviating from the expected value VDD/2. Assuming that the resistance of the nTDDFET and pTDDFET in the BTBT region is equal and that both are R, when the input of the T-NAND is A = B = “1”, T1–T4 are all in the BTBT region; then, the equivalent resistance of the pull-up path is R/2, while that of the pull-down path is 2R. As a result, the voltage at the node n1 is 4 VDD/5, relatively higher than the expected output VDD/2, as shown in Figure 8c. This deviation may be amplified step by step in subsequent circuits and result in an error logic output. In order to address this problem, two STIs are connected to node n1. In this way, when Y outputs logic “1”, the equivalent resistance of the pull-up and pull-down paths is always equal, and, thus, the output voltage can be kept near VDD/2 for the output logic “1”, as shown in Figure 8d.
The analysis of the T-NOR is similar to that of the T-NAND, except that when A = B= “1”, that is, T1–T4 are all in the BTBT region, the equivalent resistance of the pull-up path is 2R, while that of the pull-down path is R/2. The opposite is true for the T-NAND, leading to the voltage at node n1 being VDD/5, lower than the expected VDD/2, as shown in Figure 8e. Again, this problem can be solved by connecting two STIs, as shown in Figure 8f. It should be noted that, although the two STIs enhance the anti-interference ability, they also sacrifice the circuit speed and energy consumption. Actually, two STIs can achieve the function of the T-NAND and T-NOR. For the ternary circuits based on the T-AND and T-NOR, only one STI is enough.
In addition to the basic units, the Ternary Encoder (T-Encoder) with three inputs and one output is also designed, and the truth table is given in Table 4. Obviously, the encoder encodes three different states, namely, “0”, “1”, and “2”, respectively. Only one of the three inputs is allowed to be valid at a time; so, it is not a priority encoder. The logic “1” is used to represent the effective input signal; then, the output Y can be expressed as Y = ((X2)N′)N′ + X1, indicating that the input signal X2 is added to X1 after two NTI inverters. The circuit diagram is shown in Figure 9 and Figure 10 shows the transient performance. It can be seen that the circuit can achieve the expected function of the Ternary Encoder.
The decoder is the inverse operation of the encoder and the truth table of the Ternary Decoder (T-Decoder) with one input and three outputs, as presented in Table 5. The input signal X can be “0”, “1”, and “2”, corresponding to three different output ports, namely, Y0, Y1, and Y2, respectively. When the input signal selects a certain port, this port outputs the valid signal “2”, while the other ports output “0”; only one of the three outputs can be valid at a time. The circuit structure of the Ternary Encoder is given in Figure 11, and Figure 12 presents the transient curves.
A Ternary Half Adder (T-HA) adds two ternary numbers A and B to produce a Sum and a Carry, without considering the Carry from the lower adder. The truth table is presented in Table 6, in which {A0, A1, A2} and {B0, B1, B2} are the outputs of the decoder with inputs A and B, respectively. When the Sum is less than “3”, the Carry is “0”. When the Sum is greater than or equal to “3”, it needs to be carried to a higher adder, and, thus, the Carry is “1”. The Sum and Carry can be expressed as Sum = A0B2 + A1B1 + A2B0 + 1 (A0B1 + A1B0 + A2B2) and Carry = 1 (A1B2 + A2B0′), respectively. Figure 13 gives the circuit structure of the T-HA, and the outputs for the inputs are exhibited in Figure 14, which shows that the T-HA can work properly.
In addition to the combinational logic circuits, the sequential logic D-Latch based on the T-NAND is also studied and shown in Figure 15. When the clock signal CLK = “2”, it can be seen from the truth table of the T-NAND that the gates G2 and G3 output D’ and D, respectively, as shown in Figure 16a. In addition, the output of gate G4 is connected to the input of gate G5, and the output of gate G5 is connected to the input of gate G4, forming a feedback loop. Table 7 gives the state transition of the gates G4 and G5 with the inputs D’ and D, in which the Qn and Qn+1 are the current state and the next state, respectively. The state output equation is Qn+1 = D. When CLK = “0”, the outputs of the gates G2 and G3 are kept at logic “2”; that is, the gates G2 and G3 are locked, and the input signal D cannot pass through gates G2 and G3, as shown in Figure 16b. At this time, the gates G4 and G5 with an input logic of “2” are equivalent to two STIs in a positive feedback connection. Thus, the stored internal signals can remain unchanged, namely, the state output equation is Qn+1 = Qn. In summary, when CLK = “0”, the output remains unchanged, and when CLK = “2”, the input signal can be transferred to the output. Thus, this D-Latch is lever-triggered, and the transient curves are shown in Figure 17.
Two Ternary D-Latches can be cascaded to form the master–slave structure to obtain the ternary edge-triggered D-FF, as shown in Figure 18. When CLK = “0”, the slave FF is in the hold state and does not receive any data, while the output Q1 of the master FF varies with the input signal D. The input data D at the last moment during CLK = “0” are stored at the output node Q1 of the master FF. When CLK = “2”, the master FF is in the hold state, the logic at node Q1 does not vary, and the slave FF transmits the data stored at Q1 to the output Q. In this way, the input data at the last moment during CLK = “0” are transferred to the output Q at the rising edge of the CLK, as presented in Figure 19, exhibiting the transient curves of the circuit.

4. Conclusions

TDDFETs are proposed for a ternary logic design based on the combination of the tunneling and drift-diffusion mechanisms. The TDDFET presents three stable states and is suitable for the design of ternary logic circuits. In this paper, the principle of the TDDFET is analyzed in detail and is based on the table lookup method; the TDDFET is packaged as a “black box” in the SPICE platform. Using the Verilog-A language, the basic unit circuits, such as STI, NTI, PTI, T-NAND, and T-NOR, are designed based on the proposed TDDFETs. In order to solve the problem of voltage deviation in the T-NAND and T-NOR, two STIs are cascaded at the output to ensure stability and reliability. Moreover, based on the unit circuits, the Ternary Encoder, Ternary Decoder, Ternary Half Adder, Ternary D-Latch, and edge-triggered D-FF are built, indicating the important significance of the proposed TDDFETs for the future investigation of the ternary logic circuits.

Author Contributions

Conceptualization, B.L.; methodology, H.Q.; software, D.W.; formal analysis, X.C.; investigation, J.D.; resources, Y.M.; data curation, Z.W.; writing—original draft preparation, B.L.; writing—review and editing, J.Y.; visualization, H.Q.; supervision, J.Y.; project administration, Y.M.; funding acquisition, B.L. All authors have read and agreed to the published version of the manuscript.

Funding

This work was supported by the Basic Research Plan of Shanxi Province under Grant 202403021211225 and the Key Research and Development Program of Shanxi Province under Grant 202302030201001. This study was also partly funded by the “Pearl River Talent Plan” Innovation and Entrepreneurship Team Project of Guangdong Province under Grant 2021ZT09X479.

Data Availability Statement

The original contributions presented in this study are included in the article. Further inquiries can be directed to the corresponding author.

Conflicts of Interest

Author Bin Lu was employed by the company Jiachuang Semiconductor Technology, Co., Ltd. The remaining authors declare that the research was conducted in the absence of any commercial or financial relationships that could be construed as a potential conflict of interest.

References

  1. Ko, J.; Kim, J.; Jeong, T.; Jeong, J.; Song, T. Exploration of Ternary Logic Using T-CMOS for Circuit-Level Design. IEEE Trans. Circuits Syst. I 2023, 70, 3612–3624. [Google Scholar] [CrossRef]
  2. Zhao, G.; Zeng, Z.; Wang, X.; Qoutb, A.G.; Coquet, P.; Friedman, E.G.; Tay, B.K.; Huang, M. Efficient Ternary Logic Circuits Optimized by Ternary Arithmetic Algorithms. IEEE Trans. Emerg. Topics Comput. 2024, 12, 826–839. [Google Scholar] [CrossRef]
  3. Roy, K.; Mukhopadhyay, S.; Mahmoodi-Meimand, H. Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits. Proc. IEEE 2003, 91, 305–327. [Google Scholar] [CrossRef]
  4. Cao, W.; Bu, H.; Vinet, M.; Cao, M.; Takagi, S.; Hwang, S.; Ghani, T.; Banerjee, K. The future transistors. Nature 2023, 620, 501–515. [Google Scholar] [CrossRef] [PubMed]
  5. Sun, J.; Zhang, Y.; Lu, H.; Lyu, Z.; Lu, B.; Zhu, Y.; Dai, S.; Pan, Y. A Novel Comb-Gate-Overlap-Source Tunnel Field-Effect Transistor Based on the Electric Field Fringe Effect. IEEE Trans. Electron. Devices 2023, 70, 877–882. [Google Scholar] [CrossRef]
  6. Bin, L.; Da-Wei, W.; Yu-Lei, C.; Yan, C.; Yuan-Hao, M.; Lin-Peng, D. Capacitance model for nanowire gate-all-around tunneling field-effect-transistors. Acta Phys. Sin. 2021, 70, 218501. [Google Scholar] [CrossRef]
  7. Guan, S.X.; Yang, T.H.; Yang, C.H.; Hong, C.J.; Liang, B.W.; Simbulan, K.B.; Chen, J.H.; Su, C.J.; Li, K.S.; Zhong, Y.L.; et al. Monolithic 3D integration of back-end compatible 2D material FET on Si FinFET. NPJ 2D Mater. Appl. 2023, 7, 9. [Google Scholar] [CrossRef]
  8. Naderi, A.; Tahne, B.A. Review—Methods in Improving the Performance of Carbon Nanotube Field Effect Transistors. ECS J. Solid State Sci. Technol. 2016, 5, M131–M140. [Google Scholar] [CrossRef]
  9. Moaiyeri, M.H.; Doostaregan, A.; Navi, K. Design of energy-efficient and robust ternary circuits for nanotechnology. IET Circuits Devices Syst. 2011, 5, 285. [Google Scholar] [CrossRef]
  10. Jo, S.B.; Kang, J.; Cho, J.H. Recent Advances on Multivalued Logic Gates: A Materials Perspective. Adv. Sci. 2021, 8, 2004216. [Google Scholar] [CrossRef]
  11. Kim, J.; Kim, S.; Hwang, J. Novel Design of a Ternary-CMOS With Vertical-Channel Double-Gate Field-Effect Transistors. IEEE Trans. Electron Devices 2022, 69, 4081–4087. [Google Scholar] [CrossRef]
  12. Doostaregan, A.; Abrishamifar, A. Evaluating a Methodology for Designing CNFET-Based Ternary Circuits. Circuits Syst. Signal Process 2020, 39, 5039–5058. [Google Scholar] [CrossRef]
  13. Wang, X.Y.; Zhou, P.F.; Eshraghian, J.K.; Lin, C.Y.; Iu, H.H.C.; Chang, T.C.; Kang, S.M. High-Density Memristor-CMOS Ternary Logic Family. IEEE Trans. Circuits Syst. I 2021, 68, 264–274. [Google Scholar] [CrossRef]
  14. Huang, M.; Wang, X.; Zhao, G.; Coquet, P.; Tay, B. Design and Implementation of Ternary Logic Integrated Circuits by Using Novel Two-Dimensional Materials. Appl. Sci. 2019, 9, 4212. [Google Scholar] [CrossRef]
  15. Jeong, J.W.; Choi, Y.E.; Kim, W.S.; Park, J.H.; Kim, S.; Shin, S.; Lee, K.; Chang, J.; Kim, S.J.; Kim, K.R. Tunnelling-based ternary metal–oxide–semiconductor technology. Nat. Electron. 2019, 2, 307–312. [Google Scholar] [CrossRef]
  16. Basha, S.J.; Venkatramana, P. Design of Ternary Logic Circuits Using GNRFET and RRAM. Circuits Syst. Signal Process 2023, 42, 7335–7356. [Google Scholar] [CrossRef]
  17. Shin, S.; Jeong, J.W.; Jang, E.; Kim, K.R. Ultra-low standby power and static noise-immune standard ternary inverter based on nanoscale ternary CMOS technology. In Proceedings of the 2017 IEEE 17th International Conference on Nanotechnology (IEEE-NANO), Pittsburgh, PA, USA, 25–28 July 2017; pp. 13–16. [Google Scholar] [CrossRef]
  18. Lyu, Z.; Lv, H.; Zhang, Y.; Zhang, Y.; Zhu, Y.; Sun, J.; Li, M.; Lu, B. A Novel High-Performance Planar InAs/GaSb Face-Tunneling FET With Implanted Drain for Leakage Current Reduction. IEEE Trans. Electron. Devices 2021, 68, 1313–1317. [Google Scholar] [CrossRef]
  19. Srivastava, A.; Venkatapathy, K. Design and Implementation of a Low Power Ternary Full Adder. VLSI Design 1996, 4, 75–81. [Google Scholar] [CrossRef]
  20. Esser, S.K.; Appuswamy, R.; Merolla, P.; Arthur, J.V.; Modha, D.S. Convolutional networks for fast, energy-efficient neuromorphic computing. Proc. Natl. Acad. Sci. USA 2016, 113, 11441–11446. [Google Scholar] [CrossRef]
  21. Kim, H.W.; Kim, S.; Lee, K.; Lee, J.; Park, B.-G.; Kwon, D. Demonstration of Tunneling Field-Effect Transistor Ternary Inverter. IEEE Trans. Electron. Devices 2020, 67, 4541–4544. [Google Scholar] [CrossRef]
  22. Karmakar, S. Ternary Logic Gates Using Quantum Dot Gate FETs (QDGFETs). Silicon 2014, 6, 169–178. [Google Scholar] [CrossRef]
  23. Li, X.-J.; Wang, X.-Y.; Li, P.; Iu, H.H.C.; Cheng, Z.-Q. Ternary combinational logic gate design based on tri-valued memristors. Front. Phys. 2023, 11, 1292336. [Google Scholar] [CrossRef]
  24. Huang, W.; Zhu, H.; Zhang, Y.; Wu, Z.; Huo, Q.; Xiao, Z.; Jia, K. Ternary Logic Circuit Based on Negative Capacitance Field-Effect Transistors and Its Variation Immunity. IEEE Trans. Electron. Devices 2021, 68, 3678–3683. [Google Scholar] [CrossRef]
  25. Kim, S.; Lee, S.-Y.; Park, S.; Kim, K.R.; Kang, S. A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits. IEEE Trans. Circuits Syst. I 2020, 67, 3138–3151. [Google Scholar] [CrossRef]
  26. Sandhie, Z.T.; Ahmed, F.U.; Chowdhury, M. GNRFT based Ternary Logic—Prospects and Potential Implementation. In Proceedings of the 2020 IEEE 11th Latin American Symposium on Circuits & Systems (LASCAS), San Jose, Costa Rica, 25–28 February 2020; pp. 1–4. [Google Scholar] [CrossRef]
  27. Madhuri, B.D.; Sunithamani, S. Design of ternary logic gates and circuits using GNRFETs. IET Circuits Devices Syst. 2020, 14, 972–979. [Google Scholar] [CrossRef]
  28. Huang, Q.; Huang, R.; Zhan, Z.; Qiu, Y.; Jiang, W.; Wu, C.; Wang, Y. A novel Si tunnel FET with 36mV/dec subthreshold slope based on junction depleted-modulation through striped gate configuration. In Proceedings of the 2012 International Electron Devices Meeting, San Francisco, CA, USA, 10–13 December 2012; pp. 8.5.1–8.5.4. [Google Scholar] [CrossRef]
Figure 1. The structure of the proposed n-type TDDFET.
Figure 1. The structure of the proposed n-type TDDFET.
Nanomaterials 15 01240 g001
Figure 2. The tunneling model calibrated with the experimental Si-based TFET in [28] (a,b) the transfer curves of the proposed n-type TDDFET.
Figure 2. The tunneling model calibrated with the experimental Si-based TFET in [28] (a,b) the transfer curves of the proposed n-type TDDFET.
Nanomaterials 15 01240 g002
Figure 3. The BTBT rate and current density at (a) VGS = 0.3 V and (b) VGS = 0.9 V.
Figure 3. The BTBT rate and current density at (a) VGS = 0.3 V and (b) VGS = 0.9 V.
Nanomaterials 15 01240 g003
Figure 4. The energy band diagrams along the cut-lines (a) AA0 and (b) BB0.
Figure 4. The energy band diagrams along the cut-lines (a) AA0 and (b) BB0.
Nanomaterials 15 01240 g004
Figure 5. The transfer curves of the TDDFETs and VTCs for the (a,b) STI, (c,d) NTI, and (e,f) PTI, respectively.
Figure 5. The transfer curves of the TDDFETs and VTCs for the (a,b) STI, (c,d) NTI, and (e,f) PTI, respectively.
Nanomaterials 15 01240 g005
Figure 6. The (a) input voltage and corresponding output voltage for the (b) STI, (c) NTI, and (d) PTI.
Figure 6. The (a) input voltage and corresponding output voltage for the (b) STI, (c) NTI, and (d) PTI.
Nanomaterials 15 01240 g006
Figure 7. The circuits and symbols of the (a) T-NAND and (b) T-NOR.
Figure 7. The circuits and symbols of the (a) T-NAND and (b) T-NOR.
Nanomaterials 15 01240 g007
Figure 8. The inputs (a) A and (b) B, (c) the voltage at node n1, (d) the output for the T-NAND, (e) the voltage at node n1, and (f) the output for the T-NOR.
Figure 8. The inputs (a) A and (b) B, (c) the voltage at node n1, (d) the output for the T-NAND, (e) the voltage at node n1, and (f) the output for the T-NOR.
Nanomaterials 15 01240 g008
Figure 9. The circuit of the T-Encoder.
Figure 9. The circuit of the T-Encoder.
Nanomaterials 15 01240 g009
Figure 10. The inputs (a) X0, (b) X1, (c) X2 and output (d) Y of the T-Encoder.
Figure 10. The inputs (a) X0, (b) X1, (c) X2 and output (d) Y of the T-Encoder.
Nanomaterials 15 01240 g010
Figure 11. The circuit of the T-Decoder.
Figure 11. The circuit of the T-Decoder.
Nanomaterials 15 01240 g011
Figure 12. The input (a) X and outputs (b) Y0, (c) Y1, (d) Y2 of the T-Decoder.
Figure 12. The input (a) X and outputs (b) Y0, (c) Y1, (d) Y2 of the T-Decoder.
Nanomaterials 15 01240 g012
Figure 13. The circuit diagram of the T-HA.
Figure 13. The circuit diagram of the T-HA.
Nanomaterials 15 01240 g013
Figure 14. The inputs (a) A, (b) B and outputs (c) sum (d) carry of the T-HA.
Figure 14. The inputs (a) A, (b) B and outputs (c) sum (d) carry of the T-HA.
Nanomaterials 15 01240 g014
Figure 15. The circuit and symbol of the Ternary D-Latch.
Figure 15. The circuit and symbol of the Ternary D-Latch.
Nanomaterials 15 01240 g015
Figure 16. The Ternary D-Latch with (a) CLK = “2” and (b) CLK = “0”.
Figure 16. The Ternary D-Latch with (a) CLK = “2” and (b) CLK = “0”.
Nanomaterials 15 01240 g016
Figure 17. The (a) CLK, (b) input D, (c) output Q, and (d) Q′ of the Ternary D-Latch.
Figure 17. The (a) CLK, (b) input D, (c) output Q, and (d) Q′ of the Ternary D-Latch.
Nanomaterials 15 01240 g017
Figure 18. The circuit of the ternary edge-triggered D-FF.
Figure 18. The circuit of the ternary edge-triggered D-FF.
Nanomaterials 15 01240 g018
Figure 19. The (a) clock signal, (d) input D, (c) signal at node Q1, (d) output Q and (e) output Q′ of the ternary edge-triggered D-FF.
Figure 19. The (a) clock signal, (d) input D, (c) signal at node Q1, (d) output Q and (e) output Q′ of the ternary edge-triggered D-FF.
Nanomaterials 15 01240 g019
Table 1. The parameters of the n-type TDDFET.
Table 1. The parameters of the n-type TDDFET.
SymbolsParametersValues
TsnThickness of the N+ source10 nm
TspThickness of the P+ source20 nm
ToxThickness of the gate oxide2 nm
LchLength of the channel50 nm
LovOverlap between the top gate and the source10 nm
NsnDoping density of the N+ source1 × 1020 cm−3
NspDoping density of the P+ source1 × 1020 cm−3
NchDoping density of the channel1 × 1016 cm−3
NdDoping density of the drain1 × 1019 cm−3
WF1Work function of the top gate3.10 eV
WF2Work function of the bottom gate4.92 eV
Table 2. The truth tables of the STI, NTI, and PTI.
Table 2. The truth tables of the STI, NTI, and PTI.
InOut
STINTIPTI
0222
1102
2000
Table 3. The truth tables of the T-NAND and T-NOR.
Table 3. The truth tables of the T-NAND and T-NOR.
T-NANDBT-NORB
012012
A0222A0210
12111110
22102000
Table 4. The truth table of the T-Encoder.
Table 4. The truth table of the T-Encoder.
X0X1X2Y
1000
0101
0012
Table 5. The truth table of the T-Decoder.
Table 5. The truth table of the T-Decoder.
XY2Y1Y0
0002
1020
2200
Table 6. The truth table of the T-HA.
Table 6. The truth table of the T-HA.
ABA0A1A2B0B1B2SumCarry
0020020000
0120002010
0220000220
1002020010
1102002020
1202000201
2000220020
2100202001
2200200211
Table 7. The truth table of the Ternary D-Latch.
Table 7. The truth table of the Ternary D-Latch.
DD′QnQn′Qn + 1Qn + 1′
020202
110211
200220
021102
111111
201120
022002
112011
202020
Disclaimer/Publisher’s Note: The statements, opinions and data contained in all publications are solely those of the individual author(s) and contributor(s) and not of MDPI and/or the editor(s). MDPI and/or the editor(s) disclaim responsibility for any injury to people or property resulting from any ideas, methods, instructions or products referred to in the content.

Share and Cite

MDPI and ACS Style

Lu, B.; Qiang, H.; Wang, D.; Cui, X.; Di, J.; Miao, Y.; Wang, Z.; Yu, J. Ternary Logic Design Based on Novel Tunneling-Drift-Diffusion Field-Effect Transistors. Nanomaterials 2025, 15, 1240. https://doi.org/10.3390/nano15161240

AMA Style

Lu B, Qiang H, Wang D, Cui X, Di J, Miao Y, Wang Z, Yu J. Ternary Logic Design Based on Novel Tunneling-Drift-Diffusion Field-Effect Transistors. Nanomaterials. 2025; 15(16):1240. https://doi.org/10.3390/nano15161240

Chicago/Turabian Style

Lu, Bin, Hua Qiang, Dawei Wang, Xiaojing Cui, Jiayu Di, Yuanhao Miao, Zhuofan Wang, and Jiangang Yu. 2025. "Ternary Logic Design Based on Novel Tunneling-Drift-Diffusion Field-Effect Transistors" Nanomaterials 15, no. 16: 1240. https://doi.org/10.3390/nano15161240

APA Style

Lu, B., Qiang, H., Wang, D., Cui, X., Di, J., Miao, Y., Wang, Z., & Yu, J. (2025). Ternary Logic Design Based on Novel Tunneling-Drift-Diffusion Field-Effect Transistors. Nanomaterials, 15(16), 1240. https://doi.org/10.3390/nano15161240

Note that from the first issue of 2016, this journal uses article numbers instead of page numbers. See further details here.

Article Metrics

Back to TopTop