Next Article in Journal
A Retrofit Streetlamp Monitoring Solution Using LoRaWAN Communications
Previous Article in Journal
A Qualitative Analysis Using Thermography for Characterization of the Built Environment
 
 
Font Type:
Arial Georgia Verdana
Font Size:
Aa Aa Aa
Line Spacing:
Column Width:
Background:
Article

Smart Electrical Screening Methodology for Channel Hole Defects of 3D Vertical NAND (VNAND) Flash Memory

School of Computer Science and Engineering, Kyungpook National University, Daegu 37224, Republic of Korea
*
Author to whom correspondence should be addressed.
These authors contributed equally to this work.
Eng 2024, 5(1), 495-512; https://doi.org/10.3390/eng5010027
Submission received: 4 February 2024 / Accepted: 14 March 2024 / Published: 19 March 2024
(This article belongs to the Section Electrical and Electronic Engineering)

Abstract

In order to successfully achieve mass production in NAND flash memory, a novel test procedure has been proposed to electrically detect and screen the channel hole defects, such as Not-Open, Bowing, and Bending, which are unique in high-density 3D NAND flash memory. Since channel hole defects lead to catastrophic failure (i.e., malfunction of basic NAND operations), detecting and screening defects in advance is one of the key challenges of guaranteeing the quality of flash products in the NAND manufacturing process. Based on analysis of the physical and electrical mechanisms of the channel hole defect, we have developed a two-step test procedure that consists of pattern-based and stress-based screen methodologies. By optimizing test patterns depending on the type of defect, the pattern-based screen is effective for detecting the type of Hard channel hole defects. The stress-based screen is carefully implemented to detect hidden Soft channel hole defects without degrading the reliability of NAND flash memory. In addition, we have attempted to further optimize the current version of our technique to minimize test time overhead, thus enabling 72.2% improvement in total test time. Experimental results using real 160 3D NAND flash chips show that our technique can efficiently detect and screen out various types of channel hole defects with minimum test time and negligible degradation in the flash reliability.
Keywords: 3D NAND flash memory; test methodology; screen; channel hole; defect; mass production; quality control 3D NAND flash memory; test methodology; screen; channel hole; defect; mass production; quality control

Share and Cite

MDPI and ACS Style

Kim, B.; Seo, G.; Kim, M. Smart Electrical Screening Methodology for Channel Hole Defects of 3D Vertical NAND (VNAND) Flash Memory. Eng 2024, 5, 495-512. https://doi.org/10.3390/eng5010027

AMA Style

Kim B, Seo G, Kim M. Smart Electrical Screening Methodology for Channel Hole Defects of 3D Vertical NAND (VNAND) Flash Memory. Eng. 2024; 5(1):495-512. https://doi.org/10.3390/eng5010027

Chicago/Turabian Style

Kim, Beomjun, Gyeongseob Seo, and Myungsuk Kim. 2024. "Smart Electrical Screening Methodology for Channel Hole Defects of 3D Vertical NAND (VNAND) Flash Memory" Eng 5, no. 1: 495-512. https://doi.org/10.3390/eng5010027

APA Style

Kim, B., Seo, G., & Kim, M. (2024). Smart Electrical Screening Methodology for Channel Hole Defects of 3D Vertical NAND (VNAND) Flash Memory. Eng, 5(1), 495-512. https://doi.org/10.3390/eng5010027

Article Metrics

Back to TopTop