1. Introduction
Following the emergence of several new applications in the radio frequency (RF) and millimeter-wave (mmW) frequency range in the last decades, a huge effort was put into the implementation of fully integrated transceivers in CMOS processes. As a result, CMOS has evolved from a purely digital technology to a competitive candidate for high-frequency analog circuits. This was made possible by the continuous downscaling and layout optimization, which has allowed values of unity gain frequency
and maximum oscillation frequency
close to 400
[
1,
2] to be reached. To this day CMOS has become in many ways competitive as RF technology with the higher-performance III-V semiconductor processes like GaN [
3], but with the advantage of higher yield, ease of mass production and much lower cost.
The gate resistance
is a key parasitic parameter for RF transistors, as it has a significant impact on
and on the noise performance [
4,
5]. From the analog circuit perspective, this translates into a severe limitation mainly for power amplifiers (PA) and low-noise amplifiers (LNA). In order to keep
low, circuit designers have to select a suitable geometry for the active devices [
6], and to do so it is crucial that the behavior of
be correctly captured in the compact models of the transistors. In the last few years much research work has been published on this topic, achieving very good results [
7,
8,
9,
10,
11]. Since the target of any model is to reproduce measurement results as closely as possible, using the best-known measurement methodology is a fundamental pre-requisite for accurate modeling. The measurement methodology is the main focus of this article.
One key aspect in device characterization at mmW frequencies is the de-embedding of the on-chip interconnect parasitics, which are caused mainly by the pads and feedlines. Most of the traditional de-embedding methods are based on a lumped representation of the parasitics and make use of one or more auxiliary structures to eliminate their contributions and extract the behavior of the device under test (DUT). The most popular is the open-short method [
12], which is used as reference in this article. The main limitation of the lumped methods is that they neglect the distributed nature of the interconnects at high frequency. In order to partially take this effect into account, some more refined methods have been devised [
13,
14], which achieve higher accuracy but require additional de-embedding structures.
In the analyzed literature the standard common-source structure with open-short de-embedding is consistently used. In this article we consider also an alternative structure with the transistor connected in capacitor mode, called “capacitor-like” structure, which requires only the open de-embedding step. The article is organized as follows: in
Section 2 the physical origin of the various contributions of the gate resistance is briefly explained. In
Section 3 the main features of the two measurement methodologies are presented along with a list of fabricated test structures in a 16 nm FinFET process. In
Section 4 the measurement setup is described and some of the figures of merit utilized throughout the paper are introduced. In
Section 5 the capacitor-like structure is analyzed in detail and some design guidelines are derived to achieve accurate measurement results. In
Section 6 the standard and capacitor-like structures are compared and finally in
Section 7 the conclusions of this study are presented.
2. The Gate Resistance: Physical Origin and Modelling
The gate resistance
is particularly detrimental for analog applications, in which the metal oxide semiconductor (MOS) transistor is typically used as common-source amplifier. In the case of PAs,
causes a significant drop of the already scarce power gain, whereas in the case of LNAs it leads to increased thermal noise and degradation of the noise figure (NF) [
15]. The origin of
can be easily understood looking at the physical structure of the gate stack of the MOS transistor, which includes the metal and oxide layers. The gate stack plays a fundamental role in that it controls the on/off state of the device in digital applications and sets its bias point in analog applications. Over the years it has undergone several developments, with a major breakthrough being achieved in the first decade of the 2000s with the transition from the SiO
2 oxide layer with polysilicon gate electrode to the high-k dielectrics with metal gate electrode [
16,
17]. The physical implementation of the gate stack has a strong impact on the threshold voltage
and on the gate leakage current. The highest influence on
comes from the gate material, with the lower-resistivity metal gate providing significant benefit over the polysilicon one.
The modeling of
is a rather complicated topic due to the multiple contributions involved and the non-trivial dependency on the transistor geometrical parameters. In CMOS technologies a multi-finger layout is normally used for RF transistors to achieve the desired device width while keeping
low. Considering the relatively simple case of a planar technology, the input resistance presented by a single gate finger can be modeled by means of a distributed resistive-capacitive (RC) network, as shown in
Figure 1. The main contributions are the bias-independent electrode resistance, which can be decomposed into a horizontal (
) and a vertical component (
), and the bias-dependent channel resistance
, which is connected to the electrode through the oxide capacitance
[
7,
8,
10,
18].
Unfortunately this distributed representation of the MOS structure cannot be easily integrated in a compact model of the transistor, where it is preferable to use only one node for each terminal to prevent long simulation times at circuit level. For this reason the distributed network is typically simplified into a single lumped resistance
placed at the input of the equivalent circuit [
19], which can be written in the form:
where
,
and
are lumped equivalent resistances which absorb the contributions of the elementary resistances of
Figure 1. In terms of the device parameters,
is proportional to
, whereas
is proportional to
[
20], where
W is the finger width and
the gate length. Since each component of the model has to be bias-independent, the dependency of
on
is normally sacrificed, and the value at one typical
operating point is chosen.
In FinFET technologies the structure of the gate electrode is more complicated due to the inhomogeneous profile of the gate finger resulting from the presence of the fins [
21,
22]. This gives rise to additional components of
, so that careful optimization of the transistor is required to limit
to acceptable values. This is one of the main reasons behind the choice of the 16nm FinFET process for this research work.
3. Measurement Structures for the Gate Resistance
The standard method for the measurement of the gate resistance is based on the structure in
Figure 2, which consists of an RF transistor in common-source configuration routed to RF ground-signal-ground (GSG) pads. This is the structure which is commonly used to extract
as well as the other equivalent-circuit parameters of the MOS transistor, and requires open and short structures to de-embed the pads and feedline parasitics. Using the small-signal equivalent circuit of the MOS transistor, the gate resistance can be extracted from the two-port Y-parameters using the formula
[
10], under the assumption that the source and drain parasitic resistances
and
are negligible with respect to
.
The alternative capacitor-like structure in
Figure 3 consists of an RF transistor with the gate connected to both the input and output pads, and source and drain shorted to ground. The naming is due to the fact that in this configuration the channel is shunted out and the transistor behaves as a capacitor
in series with
, where
is the total capacitance on the gate of the transistor.
One key advantage of this structure is that it requires only the open de-embedding step. Indeed, once the shunt parasitic components of the pads is removed with the open de-embedding, one is left with a T-network formed by the feedlines and the DUT, as shown in
Figure 4. Taking
of this network automatically excludes the contribution of the feedlines (
) and no additional de-embedding step is required. Based on considerations very similar to those done for the standard structure, it is found that
, again under the assumption that
. It should be noted that this concept can not be used in a one-port configuration, as it would require both the open and short de-embedding steps.
For this study 18 test structures utilizing both the standard and capacitor-like concept were fabricated in a 16 nm FinFET process. The various structures differ in the geometrical parameters of the transistor, which are the number of fins
, the number of gate fingers
, the gate length
and the multiplicity
M, that is, the number of devices in parallel. A graphical representation of all these parameters is provided in
Figure 5.
The list of all the available test structures with the related geometrical features is presented in
Table 1. All the devices are RF transistors with the lowest threshold voltage (
) available in the process design kit (PDK). The focus is on
,
and
M because they have the largest impact on
, whereas
is kept constant because of its weaker influence. In addition to several instances of the capacitor-like structure, three standard structures with different values of
M (1, 4, 8) were fabricated for comparison. For both types of structures, the on-chip interconnections are de-embedded up to the third level of metallization (M3).
4. Measurement Setup, Simulation Setup and Figures of Merit
The measurement setup consists of a FormFactor Elite 300/AP-0011 Probe Station for 300
wafers, a Keysight N5227A PNA Vector Network Analyzer (VNA) with frequency range from DC up to 67
and FormFactor Infinity RF GSG probes for on-wafer probing with frequency range from DC up to 110
. In order to be able to measure the S-parameters up to 110
, the frequency range of the VNA is extended using a Keysight N5250CX10 millimeter-wave module for each port. The output of the mmW module and the input of the RF probes are connected using 1 mm coaxial cables for higher-order mode suppression. For the two-port S-parameter measurement the VNA was calibrated up to the probe tips using a standard two-port short-open-load-thru (SOLT) method. A block-diagram and a picture of the measurement setup are shown in
Figure 6a,b respectively.
The measurement was carried out with RF input power at both ports, for values of the gate bias voltage ranging between 0 and . Only for the standard structure was a drain bias voltage used.
The simulation setup consists of a standard two-port S-parameter analysis with frequency range from DC up to 110 , which is carried out using the Spectre simulator and the RF transistor models from the PDK.
In order to assess the quality of the measurement, the relative deviation
of the measured gate resistance (
) from the simulated one (
) was used:
One issue with this figure of merit is that the details of the device model from the foundry are not known, therefore using
as reference for the measurements could be questionable. For this reason, as a preliminary step, it was verified that
follows the expected scaling law with respect to
and
M [
23], given by:
where
is a constant which includes end resistances, contact resistances and interconnects up to M3. This result, shown in
Figure 7, justifies the usage of the foundry model as reference to assess the quality of the measured data.
5. Capacitor-like Structures
This section focuses on the analysis of the capacitor-like structure. The plot of
vs. frequency for
in
Figure 8a shows very good agreement with the foundry model over the entire frequency range. On the other hand the plot of |
| over frequency for different bias conditions in
Figure 8b shows that the best agreement between measurement and simulation is obtained for
. The reason is that, as explained in
Section 2, the dependency of
on
is neglected in the model, and a single value at a “convenient”
is taken. Based on these data, the chosen bias point seems to be
, which is a reasonable choice, as it was observed to be the bias condition which optimizes
. In practice, since the RF transistor is biased most of the times either exactly at
or at a value close to it, the error introduced by this approximation is small.
Table 2 reports the values of
for different DUTs at
and
. The value
is chosen because it is approximately in the middle of the analyzed frequency range. It can be observed that a minimum total device width is required to achieve good agreement between measurement and simulation. The reason is that, for the smallest devices like DUT1, the total gate capacitance
of the transistor is smaller or comparable to the pad capacitance
, which results in a large numerical error in the open de-embedding step. This phenomenon can be also observed simulating the de-embedding process using an approach similar to that of [
24]. Based on these considerations, a large value of
M should be used if the width of the transistor is small. This is instead not necessary if the width of the device is large enough, as in the case of
.
In
Figure 9 the measured
is compared to simulations as a function of the geometrical parameters
and
. In order to capture the device-to-device (mismatch) variations and the die-to-die, wafer-to-wafer and lot-to-lot (process) variations, Montecarlo simulations with 2000 samples are run for each set of parameters. The results are displayed in three different curves: the mean value
of the gate resistance and the so-called
curves, i.e., the quantities
, where
is the variance of
. These are relevant because they define the interval in which
falls with a probability of 99.7%, and therefore provide a good estimation of the process and mismatch variation. The measured data show very good correlation with
and lie completely in the interval delimited by the
curves. Based on these simulation results, an overall
fluctuation of up to 55% above or below the mean value is expected. One interesting observation from
Figure 9b is that the spread of
becomes tighter for large values of
. This is expected because
is one of the transistor parameters which is mostly affected by the process variation. Since the fluctuation
is independent of
, its impact decreases as
becomes larger.
6. Comparison between Standard and Capacitor-like Structures
In order to make an effective comparison between the two types of structure, standard DUTs 16, 17 and 18 have been included in the testchip, having the same transistor parameters as capacitor-like DUTs 4, 8 and 12 respectively. Comparing
of the three pairs of structures, it is found that the standard structure gives the best results for
, as shown in
Table 3. Larger values of
M (4 and 8) lead to larger deviations and should be avoided. In this specific case the capacitor-like structure is not very sensitive on
M due to the large device width (
), but in general it shows the opposite behavior, as discussed in
Section 5. Unlike the capacitor-like structure, in the standard structure
is not connected in parallel with
, therefore the higher
resulting from the larger
M does not bring any advantage to the measurement. On the contrary, the larger number of devices in parallel exacerbates the error caused by the two-step de-embedding methodology. Therefore the design recommendation is to keep
M as low as possible, which is excatly the opposite as in the case of the capacitor-like structure. All in all, the achievable
with the two structures is comparable if the recommended value of
M is used in each case.
The second important comparison criterion is the stability of the measured
over frequency, which could be potentially influenced by the de-embedding structures. It can be quantified by means of the normalized standard deviation over frequency
, where
and
are respectively the mean value and the standard deviation of
over frequency, defined as:
with N being the number of frequency points. The normalized standard deviation is plotted in
Figure 10 as a function of
for the standard and capacitor-like structures with different values of
M. It can be observed that the measurements performed with the two structures show a variation over frequency between 2% and 10%. In most cases the variation is between 2% and 5%, with the exception of the capacitor-like structure with
and the standard structure with
, which show up to 7% and 10% deviation respectively. This shows that the standard structure with large
M and the capacitor-like structure with small
M represent the worst case not only in terms of agreement with the model, as discussed in
Section 5 and
Section 6, but also in terms of frequency stability.
7. Conclusions
This article provided an overview of the physical origin of the gate resistance in MOS transistors and discussed its impact on the performance of analog circuits. It discussed two different methodologies for the characterization of the gate resistance itself, based on the standard and capacitor-like structures, which were analyzed and compared with the aid of fabricated test structures in a 16nm FinFET process. It was found that the design guidelines to achieve best accuracy in the two types of structure are somehow opposite: for the standard structure there is a constraint on the maximum transistor size, whereas for the capacitor-lilke structure there is a constraint on the minimum size. Following these guidelines, the two methods achieve overall similar agreement with the foundry model and similar variation over frequency. For the capacitor-like structure, a process and mismatch variation study based on Montecarlo simulations was performed, showing that the gate resistance can fluctuate up to 55% above and below the average value.